English  |  正體中文  |  简体中文  |  Total items :0  
Visitors :  51229512    Online Users :  533
Project Commissioned by the Ministry of Education
Project Executed by National Taiwan University Library
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
About TAIR

Browse By

News

Copyright

Related Links

"an yeu andy wu"

Return to Browse by Author
Sorting by Title Sort by Date

Showing items 191-215 of 312  (13 Page(s) Totally)
<< < 3 4 5 6 7 8 9 10 11 12 > >>
View [10|25|50] records per page

Institution Date Title Author
臺大學術典藏 2018-09-10T08:15:39Z Multi-prediction particle filter for effcient memory utilization Chu, C.-Y.;Chao, C.-H.;Chao, M.-A.;Wu, A.-Y.; Chu, C.-Y.; Chao, C.-H.; Chao, M.-A.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T08:15:39Z Traffic- and thermal-aware run-time thermal management scheme for 3D NoC systems Chao, C.-H.;Jheng, K.-Y.;Wang, H.-Y.;Wu, J.-C.;Wu, A.-Y.; Chao, C.-H.; Jheng, K.-Y.; Wang, H.-Y.; Wu, J.-C.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T08:15:39Z Regional ACO-based routing for load-balancing in NoC systems Hsin, H.-K.;Chang, E.-J.;Chao, C.-H.;Wu, A.-Y.; Hsin, H.-K.; Chang, E.-J.; Chao, C.-H.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T08:15:38Z A two-cycle lock-in time ADPLL design based on a frequency estimation algorithm Shen, W.-C.; Wang, W.; Wu, A.-Y.; AN-YEU(ANDY) WU; Wu, C.-T.;Shen, W.-C.;Wang, W.;Wu, A.-Y.; Wu, C.-T.
臺大學術典藏 2018-09-10T08:15:38Z ACO-based cascaded adaptive routing for traffic balancing in NoC systems Chang, E.-J.;Chao, C.-H.;Jheng, K.-Y.;Hsin, H.-K.;Wu, A.-Y.; Chang, E.-J.; Chao, C.-H.; Jheng, K.-Y.; Hsin, H.-K.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T08:15:38Z Cost-effective constrained particle filter for indoor localization Chao, C.-H.;Chu, C.-Y.;Chao, M.-A.;Wu, A.-Y.; Chao, C.-H.; Chu, C.-Y.; Chao, M.-A.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T08:15:38Z Efficient parallelized particle filter design on CUDA Chao, M.-A.;Chu, C.-Y.;Chao, C.-H.;Wu, A.-Y.; Chao, M.-A.; Chu, C.-Y.; Chao, C.-H.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T08:15:38Z A 2.17 mm2 125 mW reconfigurable SVD chip for IEEE 802.11n system Chen, Y.-L.;Jheng, T.-J.;Zhan, C.-Z.;Wu, A.-Y.; Chen, Y.-L.; Jheng, T.-J.; Zhan, C.-Z.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:38:01Z Scalable low-complexity digit-serial VLSI architecture for RSA cryptosystem Leu, Jye-Jong; Wu, An-Yeu; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:38:00Z Fault-tolerant router with built-in self-test/self-diagnosis and fault-isolation circuits for 2D-mesh based chip multiprocessor systems Lin, S.-Y.;Shen, W.-C.;Hsu, C.-C.;Chao, C.-H.;Wu, A.-Y.; Lin, S.-Y.; Shen, W.-C.; Hsu, C.-C.; Chao, C.-H.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:38:00Z High-convergence-speed low-computation-complexity SVD algorithm for MIMO-OFDM systems AN-YEU(ANDY) WU; Wu, A.-Y.; Jheng, T.-J.; Chen, Y.-L.; Jheng, K.-Y.; Zhan, C.-Z.; Zhan, C.-Z.;Jheng, K.-Y.;Chen, Y.-L.;Jheng, T.-J.;Wu, A.-Y.
臺大學術典藏 2018-09-10T07:38:00Z Low-power memory-reduced traceback MAP decoding for double-binary convolutional turbo decoder Lin, C.-H.; Chen, C.-Y.; Wu, A.-Y.; Tsai, T.-H.; AN-YEU(ANDY) WU; Lin, C.-H.;Chen, C.-Y.;Wu, A.-Y.;Tsai, T.-H.
臺大學術典藏 2018-09-10T07:38:00Z Multilevel LINC system designs for power efficiency enhancement of transmitters Jheng, K.-Y.;Chen, Y.-J.;Wu, A.-Y.; Jheng, K.-Y.; Chen, Y.-J.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:38:00Z PAC Duo SoC performance analysis with ESL design methodology Chuang, I.-Y.;Chang, C.-W.;Fan, T.-Y.;Yeh, J.-C.;Ji, K.-M.;Ma, J.-L.;Wu, A.-Y.;Lin, S.-Y.; Chuang, I.-Y.; Chang, C.-W.; Fan, T.-Y.; Yeh, J.-C.; Ji, K.-M.; Ma, J.-L.; Wu, A.-Y.; Lin, S.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:37:59Z A scalable built-in self-test/self-diagnosis architecture for 2D-mesh based chip multiprocessor systems Lin, S.-Y.;Hsu, C.-C.;Wu, A.-Y.; Lin, S.-Y.; Hsu, C.-C.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:37:59Z A triple-mode LDPC decoder design for IEEE 802.11n system Chao, M.-A.;Wen, J.-Y.;Shih, X.-Y.;Wu, A.-Y.; Chao, M.-A.; Wen, J.-Y.; Shih, X.-Y.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:37:58Z A 52-mW 8.29mm2 19-mode LDPC decoder chip for mobile WiMAX applications AN-YEU(ANDY) WU; Wu, A.-Y.; Lin, C.-H.; Zhan, C.-Z.; Shih, X.-Y.; Shih, X.-Y.;Zhan, C.-Z.;Lin, C.-H.;Wu, A.-Y.
臺大學術典藏 2018-09-10T07:37:58Z A real-time programmable LDPC decoder chip for arbitrary QC-LDPC parity check matrices Shih, X.-Y.;Zhan, C.-Z.;Wu, A.-Y.; Shih, X.-Y.; Zhan, C.-Z.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:04:46Z Transform-domain delayed LMS algorithm and architecture Wu, An-Yeu; Wu, Cheng-Shing; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:04:45Z Algorithm-based low-power transform coding architectures: The multirate approach Wu, A.-Y.; Liu, K.J.R.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:04:45Z Computationally efficient fast algorithm and architecture for the IFFT/FFT in DMT/OFDM systems Wu, An-Yeu; Chan, Tsun-Shan; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:04:45Z Cost-efficient parallel lattice VLSI architecture for the IFFT/FFT in DMT transceiver technology Wu, An-Yeu; Chan, Tsun-Shan; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:04:45Z Fast algorithm for reduced-complexity programmable DSP implementation of the IFFT/FFT in DMT systems Wu, An-Yeu; Chan, Tsun-Shan; Wang, Bowen; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:04:45Z Optimal fixed-point VLSI structure of a floating-point based digital filter design Wu, An-Yeu; Hwang, Kuo-Fuo; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:04:45Z System architecture of an adaptive reconfigurable DSP computing engine Wu, A.-Y.; Liu, K.J.R.; Raghupathy, A.; AN-YEU(ANDY) WU

Showing items 191-215 of 312  (13 Page(s) Totally)
<< < 3 4 5 6 7 8 9 10 11 12 > >>
View [10|25|50] records per page