English  |  正體中文  |  简体中文  |  Total items :0  
Visitors :  51984921    Online Users :  627
Project Commissioned by the Ministry of Education
Project Executed by National Taiwan University Library
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
About TAIR

Browse By

News

Copyright

Related Links

"chuang ching te"

Return to Browse by Author
Sorting by Title Sort by Date

Showing items 141-165 of 221  (9 Page(s) Totally)
<< < 1 2 3 4 5 6 7 8 9 > >>
View [10|25|50] records per page

Institution Date Title Author
國立交通大學 2014-12-12T02:33:13Z 應用於神經感測之面積與功耗最佳化11位元延遲線輔助之循序漸進式類比數位轉換器 黃騰頡; Huang, Teng-Chieh; 莊景德; 黃威; Chuang, Ching-Te; Hwang, Wei
國立交通大學 2014-12-12T01:55:03Z 40奈米1.0Mb 6T管線化靜態隨機存取記憶體與三步階升壓型字元線和位元線降壓和適應性電壓偵測 廖偉男; Liao, Wei-Nan; 莊景德; Chuang, Ching-Te
國立交通大學 2014-12-12T01:55:02Z 奈米尺度多重閘極金氧半場效電晶體之靜態隨機存取記憶體的設計與分析特性 蔡明甫; Tsai, Ming-Fu; 莊景德; Chuang, Ching-Te
國立交通大學 2014-12-12T01:55:02Z 鰭狀及三閘極場效電晶體元件、邏輯電路、類比電路和靜態隨機存取記憶體之研究與分析 包家豪; Pao, Chia-Hao; 莊景德; Chuang, Ching-Te
國立交通大學 2014-12-12T01:46:34Z 奈米級CMOS靜態隨機存取記憶體之 臨界電壓量測電路 林耕慶; Lin, Geng-Cing; 莊景德; Chuang, Ching-Te
國立交通大學 2014-12-12T01:46:20Z 40奈米1.0Mb 6T管線化靜態隨機存取記憶體與步階升壓型字元線和適應性數據感知寫入輔助設計 張琦昕; Chang, chi-Shin; 莊景德; Chuang, Ching-Te
國立交通大學 2014-12-12T01:37:48Z 超低功率抗雜訊8T 靜態隨機存取記憶體的設計與實現 夏茂墀; Hsia, Mao-Chih; 莊景德; Chuang, Ching-Te
國立交通大學 2014-12-12T01:37:46Z 應用於交叉點八電晶體靜態隨機存取記憶體之資料感知動態電源寫入輔助之分析與設計 林勇維; 莊景德; Chuang, Ching-Te
國立交通大學 2014-12-08T15:42:37Z An on-chip test structure and digital measurement method for statistical characterization of local random variability in a process Mukhopadhyay, Saibal; Kim, Keunwoo; Jenkins, Keith A.; Chuang, Ching-Te; Roy, Kaushik
國立交通大學 2014-12-08T15:38:27Z Evaluation of Static Noise Margin and Performance of 6T FinFET SRAM Cells with Asymmetric Gate to Source/Drain Underlap Devices Hu, Vita Pi-Ho; Fan, Ming-Long; Su, Pin; Chuang, Ching-Te
國立交通大學 2014-12-08T15:38:26Z Independently-Controlled-Gate FinFET Schmitt Trigger Sub-threshold SRAMs Hsieh, Chien-Yu; Fan, Ming-Long; Hu, Vita Pi-Ho; Su, Pin; Chuang, Ching-Te
國立交通大學 2014-12-08T15:38:09Z SRAM Write-Ability Improvement With Transient Negative Bit-Line Voltage Mukhopadhyay, Saibal; Rao, Rahul M.; Kim, Jae-Joon; Chuang, Ching-Te
國立交通大學 2014-12-08T15:37:44Z Impacts of gate-oxide breakdown on power-gated SRAM Yang, Hao-I; Hwang, Wei; Chuang, Ching-Te
國立交通大學 2014-12-08T15:36:58Z Stability and Performance Optimization of Heterochannel Monolithic 3-D SRAM Cells Considering Interlayer Coupling Fan, Ming-Long; Hu, Vita Pi-Ho; Chen, Yin-Nien; Su, Pin; Chuang, Ching-Te
國立交通大學 2014-12-08T15:36:49Z 40 nm Bit-Interleaving 12T Subthreshold SRAM With Data-Aware Write-Assist Chiu, Yi-Wei; Hu, Yu-Hao; Tu, Ming-Hsien; Zhao, Jun-Kai; Chu, Yuan-Hua; Jou, Shyh-Jye; Chuang, Ching-Te
國立交通大學 2014-12-08T15:36:16Z Analysis of Ultra-Thin-Body SOI Subthreshold SRAM Considering Line-Edge Roughness, Work Function Variation, and Temperature Sensitivity Hu, Vita Pi-Ho; Fan, Ming-Long; Su, Pin; Chuang, Ching-Te
國立交通大學 2014-12-08T15:36:13Z A 40 nm 0.32 V 3.5 MHz 11T Single-Ended Bit-Interleaving Subthreshold SRAM with Data-Aware Write-Assist Chiu, Yi-Wei; Hu, Yu-Hao; Tu, Ming-Hsien; Zhao, Jun-Kai; Jou, Shyh-Jye; Chuang, Ching-Te
國立交通大學 2014-12-08T15:36:11Z FinFET SRAM Cell Optimization Considering Temporal Variability due to NBTI/PBTI and Surface Orientation Hu, Vita Pi-Ho; Fan, Ming-Long; Hsieh, Chien-Yu; Su, Pin; Chuang, Ching-Te
國立交通大學 2014-12-08T15:35:52Z Single-trap-induced random telegraph noise for FinFET, Si/Ge Nanowire FET, Tunnel FET, SRAM and logic circuits Fan, Ming-Long; Yang, Shao-Yu; Hu, Vita Pi-Ho; Chen, Yin-Nien; Su, Pin; Chuang, Ching-Te
國立交通大學 2014-12-08T15:35:47Z Area-Power-Efficient 11-Bit SAR ADC with Delay-Line Enhanced Tuning for Neural Sensing Applications Huang, Teng-Chieh; Huang, Po-Tsang; Wu, Shang-Lin; Chen, Kuan-Neng; Chiou, Jin-Chern; Chen, Kuo-Hua; Chiu, Chi-Tsung; Tong, Ho-Ming; Chuang, Ching-Te; Hwang, Wei
國立交通大學 2014-12-08T15:35:46Z Low Temperature (< 180 degrees C) Wafer-level and Chip-level In-to-Cu and Cu-to-Cu Bonding for 3D Integration Chien, Yu-San; Huang, Yan-Pin; Tzeng, Ruoh-Ning; Shy, Ming-Shaw; Lin, Teu-Hua; Chen, Kou-Hua; Chuang, Ching-Te; Hwang, Wei; Chiou, Jin-Chern; Chiu, Chi-Tsung; Tong, Ho-Ming; Chen, Kuan-Neng
國立交通大學 2014-12-08T15:35:46Z Multi-Layer Adaptive Power Management Architecture for TSV 3DIC Applications Chang, Ming-Hung; Hsieh, Wei-Chih; Wu, Pei-Chen; Chuang, Ching-Te; Chen, Kuan-Neng; Wang, Chen-Chao; Ting, Chun-Yen; Chen, Kua-Hua; Chiu, Chi-Tsung; Tong, Ho-Ming; Hwang, Wei
國立交通大學 2014-12-08T15:35:45Z A 40nm 1.0Mb Pipeline 6T SRAM with Variation-Tolerant Step-Up Word-Line and Adaptive Data-Aware Write-Assist Chang, Chi-Shin; Yang, Hao-I; Liao, Wei-Nan; Lin, Yi-Wei; Lien, Nan-Chun; Chen, Chien-Hen; Chuang, Ching-Te; Hwang, Wei; Jou, Shyh-Jye; Tu, Ming-Hsien; Huang, Huan-Shun; Hu, Yong-Jyun; Kan, Paul-Sen; Cheng, Cheng-Yo; Wang, Wei-Chang; Wang, Jian-Hao; Lee, Kuen-Di; Chen, Chia-Cheng; Shih, Wei-Chiang
國立交通大學 2014-12-08T15:35:44Z Near-/Sub-V-th Process, Voltage, and Temperature (PVT) Sensors with Dynamic Voltage Selection Chang, Ming-Hung; Lin, Shang-Yuan; Wu, Pei-Chen; Zakoretska, Olesya; Chuang, Ching-Te; Chen, Kuan-Neng; Wang, Chen-Chao; Chen, Kua-Hua; Chiu, Chi-Tsung; Tong, Ho-Ming; Hwang, Wei
國立交通大學 2014-12-08T15:35:28Z Low-Power Multiport SRAM With Cross-Point Write Word-Lines, Shared Write Bit-Lines, and Shared Write Row-Access Transistors Wang, Dao-Ping; Lin, Hon-Jarn; Chuang, Ching-Te; Hwang, Wei

Showing items 141-165 of 221  (9 Page(s) Totally)
<< < 1 2 3 4 5 6 7 8 9 > >>
View [10|25|50] records per page