English  |  正體中文  |  简体中文  |  0  
???header.visitor??? :  51407306    ???header.onlineuser??? :  969
???header.sponsordeclaration???
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
???ui.leftmenu.abouttair???

???ui.leftmenu.bartitle???

???index.news???

???ui.leftmenu.copyrighttitle???

???ui.leftmenu.link???

"chung ss"???jsp.browse.items-by-author.description???

???jsp.browse.items-by-author.back???
???jsp.browse.items-by-author.order1??? ???jsp.browse.items-by-author.order2???

Showing items 26-36 of 36  (2 Page(s) Totally)
<< < 1 2 
View [10|25|50] records per page

Institution Date Title Author
國立交通大學 2014-12-08T15:25:49Z An accurate RF CMOS gate resistance model compatible with HSPICE Lin, HW; Chung, SS; Wong, SC; Huang, GW
國立交通大學 2014-12-08T15:25:49Z Low leakage reliability characterization methodology for advanced CMOS with gate oxide in the 1nm range Chung, SS; Feng, HJ; Hsieh, YS; Liu, A; Lin, WM; Chen, DF; Ho, JH; Huang, KT; Yang, CK; Cheng, O; Sheng, YC; Wu, DY; Shiau, WT; Chien, SC; Liao, K; Sun, SW
國立交通大學 2014-12-08T15:25:47Z Different approaches for reliability enhancement of p-channel flash memory Chung, SS; Chen, YJ; Tsai, AW
國立交通大學 2014-12-08T15:25:27Z A new observation of the germanium outdiffusion effect on the hot carrier and NBTI reliabilities in sub-100nm technology strained-Si/SiGe CMOS devices Chung, SS; Liu, YR; Yeh, CF; Wu, SR; Lai, CS; Chang, TY; Ho, JH; Liu, CY; Huang, CT; Tsai, CT; Shiau, WT; Sun, SW
國立交通大學 2014-12-08T15:25:11Z A new insight into the degradation mechanisms of various mobility-enhanced CMOS devices with different substrate engineering Chung, SS; Liu, YR; Wu, SJ; Lai, CS; Liu, YC; Chen, DF; Lin, HS; Shiau, WT; Tsai, CT; Chien, SC; Sun, SW
國立交通大學 2014-12-08T15:17:09Z Impact of STI on the reliability of narrow-width pMOSFETs with advanced ALD N/O gate stack Chung, SS; Yeh, CH; Feng, HJ; Lai, CS; Yang, JJ; Chen, CC; Jin, Y; Chen, SC; Liang, MS
國立交通大學 2014-12-08T15:03:20Z A NEW PROFILING TECHNIQUE FOR CHARACTERIZING HOT-CARRIER-INDUCED OXIDE DAMAGES IN LDD-N-MOSFETS LEE, GH; SU, JS; CHUNG, SS
國立交通大學 2014-12-08T15:02:55Z A new method for characterizing the spatial distributions of interface states and oxide-trapped charges in LDD n-MOSFET's Lee, RGH; Su, JS; Chung, SS
國立交通大學 2014-12-08T15:02:35Z An efficient method for characterizing time-evolutional interface state and its correlation with the device degradation in LDD n-MOSFET's Lee, RGH; Wu, JP; Chung, SS
國立交通大學 2014-12-08T15:01:20Z A unified approach to profiling the lateral distributions of both oxide charge and interface states in n-MOSFET's under various bias stress conditions Cheng, SM; Yih, CM; Yeh, JC; Kuo, SN; Chung, SS
國家衛生研究院 2012-12 Sarcosine attenuates toluene-induced motor incoordination, memory impairment, and hypothermia but not brain stimulation reward enhancement in mice Chan, MH;Chung, SS;Stoker, AK;Markou, A;Chen, HH

Showing items 26-36 of 36  (2 Page(s) Totally)
<< < 1 2 
View [10|25|50] records per page