English  |  正體中文  |  简体中文  |  总笔数 :2815039  
造访人次 :  27334813    在线人数 :  559
教育部委托研究计画      计画执行:国立台湾大学图书馆
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
关于TAIR

浏览

消息

著作权

相关连结

"hungwen lin"的相关文件

回到依作者浏览
依题名排序 依日期排序

显示项目 1-25 / 31 (共2页)
1 2 > >>
每页显示[10|25|50]项目

机构 日期 题名 作者
元智大學 May-22 A 12–14.5-GHz 10.2-mW −249-dB FoM Fractional-N Subsampling PLL With a High-Linearity Phase Interpolator in 40-nm CMOS Yan-Ting Chen; Pen-Jui Peng; Hungwen Lin
元智大學 May-16 低電壓差動訊號模式發射與接收電路 邵致翔; 周世芳; Hungwen Lin
元智大學 Jun-18 LOW-VOLTAGE DIFFERENTIAL SIGNALING TRANSMITTER AND RECEIVER Hungwen Lin; Shih-Fang Jhou; Chih-Hsiang Shao
元智大學 Jun-18 LOW-VOLTAGE DIFFERENTIAL SIGNALING TRANSMITTER AND RECEIVER Hungwen Lin; Shih-Fang Jhou; Chih-Hsiang Shao
元智大學 Jun-18 LOW-VOLTAGE DIFFERENTIAL SIGNALING TRANSMITTER AND RECEIVER Hungwen Lin; Shih-Fang Jhou; Chih-Hsiang Shao
元智大學 Jun-18 LOW-VOLTAGE DIFFERENTIAL SIGNALING TRANSMITTER AND RECEIVER Hungwen Lin; Shihfang Jhoh; Chihhsiang Shao
元智大學 2022-07-06 A Low Process Sensitivity inverter-based RX Analog Front-End Design Tzu-Hao Lin; Hungwen Lin
元智大學 2021-09-15 A Buffer Circuit for the Interface of RF and Baseband System Zhi-Sheng Zhang; Zhi-Yi Chen; Hungwen Lin
元智大學 2020/9/28 A Baseband All-Digital Clock and Data Recovery Circuit with A Limited Range Binary Search FSM Jia-ken Li; Hungwen Lin
元智大學 2020/7/28 A 0.3V, 625Mbps LVDS Driver in 0.18um CMOS Technology Hungwen Lin; Tzu-Hao Lin
元智大學 2019-08-06 A Buffer Circuit for the Interface of RF and Baseband System Zhi-Sheng Zhang; Tzu-Hao Lin; Hungwen Lin
元智大學 2019-08-06 A Low-Area Programmable Low-Pass-Filter with Automatic -3dB Frequency Calibration Zhi-Sheng Zhang; Tzu-Hao Lin; Hungwen Lin
元智大學 2018-08-07 A Baseband CDR circuit for Dedicated-Short-Range-Communications Systems Jia-ken Li; Yong-Lin Chen; Hungwen Lin
元智大學 2018-08-07 A Tunable Low-Pass Filter with Wide Bandwidth-Range Using Mixed-Mode Controls Zhi-Sheng Zhang; Jhu-Huel Yan; Hungwen Lin
元智大學 2016-10-23 A Passband Lock Loop Circuit System for Band Pass Filter Jin-Yi Lin; Yung-Hsin Huang; Hungwen Lin
元智大學 2016-08-02 A 0.35V, 500Mbps Digitalized LVDS driver in 0.18m CMOS technology Shi-Fung Zhou; Hungwen Lin
元智大學 2015-11-02 A Low-Area Digitalized Low-Pass-Filter with Programmable Active-RC Load Hungwen Lin; Chien-Han Chuang
元智大學 2015-11-02 A Low-Area Digitalized Low-Pass-Filter with Programmable Active-RC Load Hungwen Lin; Chien-Han Chuang
元智大學 2015-10-21 Heat Dissipation Improvement Design For QSFP Connector Ming-Chun Hsu; Hungwen Lin
元智大學 2015-08-04 A Passband Calibration Circuit System for Channel Selection Filter Jin-Yi Lin; Yung-Hsin Huang; Hungwen Lin
元智大學 2015-08-04 A 1.2V 3.5Gbps Digitalized LVDS driver in 0.18um CMOS technology Jhih-Siang Shao; Shi-Fung Zhou; Hungwen Lin
元智大學 2015-08-04 A Low-Area Digitalized Low-Pass-Filter with Programmable Active-RC Load Chien-Han Chuang; Jia-Ken Li; Hungwen Lin
元智大學 2014-11-03 An 10-Gb/s Pulse-Mode I/O for On-Chip 5-mm interconnect Hungwen Lin; Guan-Ru Wu; Zhi-Xiang Shao; Yong-Hsin Huang
元智大學 2014-11-03 A Low-IF AGC Amplifier for DSRC Receiver Hungwen Lin; Wu-Wei Lin; Chun-Yen Lin
元智大學 2014-08-03 A IF AGC AMPLIFIER FOR DSRC SYSTEM Hungwen Lin; Wu-Wei Lin; Chun-Yen Lin

显示项目 1-25 / 31 (共2页)
1 2 > >>
每页显示[10|25|50]项目