English  |  正體中文  |  简体中文  |  总笔数 :0  
造访人次 :  51945244    在线人数 :  1040
教育部委托研究计画      计画执行:国立台湾大学图书馆
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
关于TAIR

浏览

消息

著作权

相关连结

"jen cw"的相关文件

回到依作者浏览
依题名排序 依日期排序

显示项目 46-95 / 106 (共3页)
1 2 3 > >>
每页显示[10|25|50]项目

机构 日期 题名 作者
國立交通大學 2014-12-08T15:27:04Z Motion estimation using on-line arithmetic Su, CL; Jen, CW
國立交通大學 2014-12-08T15:27:03Z A high performance carry-save to signed-digit recoder for fused addition-multiplication Yeh, WC; Jen, CW
國立交通大學 2014-12-08T15:27:03Z On the study of logarithmic time parallel adders Yeh, WC; Jen, CW
國立交通大學 2014-12-08T15:26:37Z Cascade-configurable and scalable DSP environment Lin, TJ; Jen, CW
國立交通大學 2014-12-08T15:26:36Z Design and implementation of a scalable fast Fourier transform core Sung, CH; Lee, KB; Jen, CW
國立交通大學 2014-12-08T15:26:30Z High-speed memory-saving architecture for the embedded block coding in JPEG2000 Hsiao, YT; Lin, HD; Lee, KB; Jen, CW
國立交通大學 2014-12-08T15:26:22Z An efficient VLIW DSP architecture for baseband processing Lin, TJ; Chang, CC; Lee, CC; Jen, CW
國立交通大學 2014-12-08T15:26:19Z Performance evaluation of ring-structure register file in multimedia applications Lin, TJ; Chang, CC; Yang, TH; Chang, YM; Lin, CH; Lee, CC; Lin, HY; Jen, CW
國立交通大學 2014-12-08T15:26:19Z Coefficient optimization for area-effective multiplier-less FIR filters Lin, TJ; Yang, TH; Jen, CW
國立交通大學 2014-12-08T15:26:16Z Area-effective FIR filter design for multiplier-less implementation Lin, TJ; Yang, TH; Jen, CW
國立交通大學 2014-12-08T15:26:16Z Optimal data transfer and buffering schemes for JPEG 2000 encoder Chiu, MY; Lee, KB; Jen, CW
國立交通大學 2014-12-08T15:26:16Z Quality-aware memory controller for multimedia platform SOC Lin, TC; Lee, KB; Jen, CW
國立交通大學 2014-12-08T15:26:04Z A memory efficient realization of cyclic convolution and its application to discrete cosine transform Chen, HC; Guo, JI; Jen, CW
國立交通大學 2014-12-08T15:26:01Z Optimal frame memory and data transfer scheme for MPEG-4 shape coding Lee, KB; Chang, NYC; Chin, HY; Hsu, HJ; Jen, CW
國立交通大學 2014-12-08T15:25:57Z Trace-path analysis and performance estimation for multimedia application in embedded system Chang, NYC; Lee, KB; Jen, CW
國立交通大學 2014-12-08T15:25:57Z QME: An efficient subsampling-based block matching algorithm for motion estimation Lee, KB; Chin, HY; Hsu, HC; Jen, CW
國立交通大學 2014-12-08T15:25:57Z A fast dual symbol context-based arithmetic coding for MPEG-4 shape coding Lee, KB; Lin, JY; Jen, CW
國立交通大學 2014-12-08T15:25:57Z A cost-effective MPEG-4 shape-adaptive DCT with auto-aligned transpose memory organization Lee, KB; Hsu, HC; Jen, CW
國立交通大學 2014-12-08T15:25:52Z Novel programmable digital signal processor for multimedia applications Lin, LC; Lin, TJ; Lee, CC; Chao, CM; Chen, SK; Liu, CH; Hsiao, PC; Liu, CW; Jen, CW
國立交通大學 2014-12-08T15:25:52Z Complexity-aware design of DA-based fir filters Chen, CC; Lin, TJ; Liu, CW; Jen, CW
國立交通大學 2014-12-08T15:25:40Z A bandwidth and memory efficient MPEG-4 shape encoder Lee, KB; Chang, NYC; Chin, HY; Hsu, HC; Jen, CW
國立交通大學 2014-12-08T15:25:38Z Lightweight arithmetic units for VLSI digital signal processors Ou, SH; Lin, TJ; Lin, HY; Chao, CM; Liu, CW; Jen, CW
國立交通大學 2014-12-08T15:25:38Z A novel register organization for VLIW digital signal processors Lin, TJ; Lee, CC; Liu, CW; Jen, CW
國立交通大學 2014-12-08T15:25:37Z Architecture for area-efficient 2-D transform in H.264/AVC Kuo, YT; Lin, TY; Liu, CW; Jen, CW
國立交通大學 2014-12-08T15:25:24Z Hierarchical instruction encoding for VLIW digital signal processors Liu, CH; Lin, TJ; Chao, CM; Hsiao, PC; Lin, LC; Chen, SK; Huang, CW; Liu, CW; Jen, CW
國立交通大學 2014-12-08T15:25:23Z Pipelining technique for energy-aware datapaths Huang, WS; Lin, TJ; Ou, SH; Liu, CW; Jen, CW
國立交通大學 2014-12-08T15:19:40Z A memory-efficient realization of cyclic convolution and its application to discrete cosine transform Chen, HC; Guo, JI; Chang, TS; Jen, CW
國立交通大學 2014-12-08T15:19:15Z An efficient quality-aware memory controller for multimedia platform SoC Lee, KB; Lin, TC; Jen, CW
國立交通大學 2014-12-08T15:19:15Z The long length DHT design with a new hardware efficient distributed arithmetic approach and cyclic preserving partitioning Chen, HC; Chang, TS; Guo, JI; Jen, CW
國立交通大學 2014-12-08T15:18:00Z Distributed arithmetic realisation of cyclic convolution and its DFT application Chen, HC; Guo, JI; Jen, CW; Chang, TS
國立交通大學 2014-12-08T15:17:31Z A compact DSP core with static floating-point arithmetic Lin, TJ; Lin, HY; Chao, CM; Liu, CW; Jen, CW
國立交通大學 2014-12-08T15:06:26Z DEPLETION WIDTHS OF THE METAL-INSULATOR SEMICONDUCTOR (MIS) STRUCTURE JEN, CW; LEE, CL; LEI, TF
國立交通大學 2014-12-08T15:06:09Z MOTA - A MOSFET TIMING SIMULATOR JOU, SJ; JEN, CW; SHEN, WZ; LEE, CL
國立交通大學 2014-12-08T15:06:03Z ELLIPSOMETRY MEASUREMENTS ON SIO2-FILMS FOR THICKNESSES UNDER 200-A HO, JH; LEE, CL; JEN, CW; LEI, TF
國立交通大學 2014-12-08T15:06:02Z SIMULATABLE TIMING MODEL FOR MOS LOGIC-CIRCUIT JOU, SJ; SHEN, WZ; JEN, CW; LEE, CL
國立交通大學 2014-12-08T15:05:56Z DESIGN OF A SYSTOLIC ARRAY SYSTEM FOR LINEAR STATE-EQUATIONS JOU, SJ; JEN, CW
國立交通大學 2014-12-08T15:05:45Z DESIGN OF ALGORITHM-BASED FAULT-TOLERANT VLSI ARRAY PROCESSOR LIU, CM; JEN, CW
國立交通大學 2014-12-08T15:05:43Z MULTI-DIMENSIONAL PARALLEL COMPUTING STRUCTURES FOR REGULAR ITERATIVE ALGORITHMS JEN, CW; KWAI, DM
國立交通大學 2014-12-08T15:05:35Z REDUNDANCY DESIGN FOR A FAULT TOLERANT SYSTOLIC ARRAY WANG, JJ; JEN, CW
國立交通大學 2014-12-08T15:05:33Z DESIGN OF ONE-DIMENSIONAL SYSTOLIC-ARRAY SYSTEMS FOR LINEAR STATE-EQUATIONS JEN, CW; JOU, SJ
國立交通大學 2014-12-08T15:05:01Z BIT-SLICED MEDIAN FILTER DESIGN BASED ON MAJORITY GATE LEE, CL; JEN, CW
國立交通大學 2014-12-08T15:05:00Z DATA FLOW REPRESENTATION OF ITERATIVE ALGORITHMS FOR SYSTOLIC ARRAYS JEN, CW; KWAI, DM
國立交通大學 2014-12-08T15:04:50Z ON THE DESIGN OF VLSI ARRAYS FOR DISCRETE FOURIER-TRANSFORM LIU, CM; JEN, CW
國立交通大學 2014-12-08T15:04:46Z THE EFFICIENT MEMORY-BASED VLSI ARRAY DESIGNS FOR DFT AND DCT GUO, JI; LIU, CM; JEN, CW
國立交通大學 2014-12-08T15:04:44Z A PARALLEL ADAPTIVE ALGORITHM FOR MOVING TARGET DETECTION AND ITS VLSI ARRAY REALIZATION LIU, CM; JEN, CW
國立交通大學 2014-12-08T15:04:40Z A NEW ARRAY ARCHITECTURE FOR PRIME-LENGTH DISCRETE COSINE TRANSFORM GUO, JI; LIU, CM; JEN, CW
國立交通大學 2014-12-08T15:04:24Z ON THE DESIGN AUTOMATION OF THE MEMORY-BASED VLSI ARCHITECTURES FOR FIR FILTERS LEE, HR; JEN, CW; LIU, CM
國立交通大學 2014-12-08T15:04:22Z BINARY PARTITION ALGORITHMS AND VLSI ARCHITECTURES FOR MEDIAN AND RANK ORDER FILTERING LEE, CL; JEN, CW
國立交通大學 2014-12-08T15:03:57Z CMOS THRESHOLD GATE AND NETWORKS FOR ORDER STATISTIC FILTERING LEE, CL; JEN, CW
國立交通大學 2014-12-08T15:03:48Z EFFICIENT TIME-DOMAIN SYNTHESIS OF PIPELINED RECURSIVE FILTERS LAN, CP; JEN, CW

显示项目 46-95 / 106 (共3页)
1 2 3 > >>
每页显示[10|25|50]项目