|
|
Taiwan Academic Institutional Repository >
Browse by Author
|
"jri lee"
Showing items 1-25 of 48 (2 Page(s) Totally) 1 2 > >> View [10|25|50] records per page
| 臺大學術典藏 |
2020-06-11T07:06:12Z |
Tutorial: "Design of high-speed wireline transceivers".
|
Lee, Jri; Lee, Jri; JRI LEE |
| 臺大學術典藏 |
2020-06-11T07:06:12Z |
A 94GHz duobinary keying wireless transceiver in 65nm CMOS
|
Chen, Y.-L.;Kao, C.;Peng, P.-J.;Lee, J.; JRI LEE; Lee, J.; Chen, Y.-L.; Kao, C.; Peng, P.-J. |
| 臺大學術典藏 |
2020-06-11T07:06:12Z |
56Gb/s PAM4 and NRZ SerDes transceivers in 40nm CMOS
|
Lee, J.;Chiang, P.-C.;Weng, C.-C.; Lee, J.; Chiang, P.-C.; Weng, C.-C.; JRI LEE |
| 臺大學術典藏 |
2020-06-11T07:06:12Z |
A 60-GHz FSK transceiver with automatically-calibrated demodulator in 90-nm CMOS
|
Wang, H.;Hung, M.-H.;Yeh, Y.-C.;Lee, J.; Wang, H.; Hung, M.-H.; Yeh, Y.-C.; Lee, J.; JRI LEE |
| 臺大學術典藏 |
2020-06-11T07:06:11Z |
4?25 Gb/s transceiver with optical front-end for 100 GbE system in 65 nm CMOS technology
|
Chiang, P.-C.;Jiang, J.-Y.;Hung, H.-W.;Wu, C.-Y.;Chen, G.-S.;Lee, J.; Chiang, P.-C.; Jiang, J.-Y.; Hung, H.-W.; Wu, C.-Y.; Chen, G.-S.; Lee, J.; JRI LEE |
| 臺大學術典藏 |
2020-06-11T07:06:11Z |
A 79-GHz bidirectional pulse radar system with injection-regenerative receiver in 65 nm CMOS
|
Peng, P.-J.;Kao, C.;Wu, C.-Y.;Lee, J.; Peng, P.-J.; Kao, C.; Wu, C.-Y.; Lee, J.; JRI LEE |
| 臺大學術典藏 |
2020-06-11T07:06:11Z |
A 94 GHz 3D image radar engine with 4TX/4RX beamforming scan technique in 65 nm CMOS technology
|
Peng, P.-J.;Chen, P.-N.;Kao, C.;Chen, Y.-L.;Lee, J.; Peng, P.-J.; Chen, P.-N.; Kao, C.; Chen, Y.-L.; Lee, J.; JRI LEE |
| 臺大學術典藏 |
2020-06-11T07:06:11Z |
Design of 56 Gb/s NRZ and PAM4 SerDes transceivers in CMOS technologies
|
JRI LEE; Lee, J.;Chiang, P.-C.;Peng, P.-J.;Chen, L.-Y.;Weng, C.-C.; Lee, J.; Chiang, P.-C.; Peng, P.-J.; Chen, L.-Y.; Weng, C.-C. |
| 臺大學術典藏 |
2020-06-11T07:06:10Z |
A 2 x 25-Gb/s Receiver With 2:5 DMUX for 100-Gb/s Ethernet
|
Wu, Ke-Chung;Lee, Jri; Wu, Ke-Chung; Lee, Jri; JRI LEE |
| 臺大學術典藏 |
2020-06-11T07:06:10Z |
W-Band BPSK and QPSK Transceivers With Costas-Loop Carrier Recovery in 65-nm CMOS Technology
|
Huang, Shih-Jou;Yeh, Yu-Ching;Wang, Huaide;Chen, Pang-Ning;Lee, Jri; Huang, Shih-Jou; Yeh, Yu-Ching; Wang, Huaide; Chen, Pang-Ning; Lee, Jri; JRI LEE |
| 臺大學術典藏 |
2020-06-11T07:06:10Z |
A low-power low-cost fully-integrated 60-GHz transceiver system with OOK modulation and on-board antenna assembly
|
Lee, J.;Chen, Y.;Huang, Y.; Lee, J.; Chen, Y.; Huang, Y.; JRI LEE |
| 臺大學術典藏 |
2020-06-11T07:06:10Z |
A 21-Gb/s 87-mW transceiver with FFE/DFE/analog equalizer in 65-nm CMOS technology
|
Wang, H.;Lee, J.; Wang, H.; Lee, J.; JRI LEE |
| 臺大學術典藏 |
2020-06-11T07:06:09Z |
Study of Subharmonically Injection-Locked PLLs
|
Lee, Jri;Wang, Huaide; Lee, Jri; Wang, Huaide; JRI LEE |
| 臺大學術典藏 |
2020-06-11T07:06:09Z |
A 75-GHz phase-locked loop in 90-nm CMOS technology
|
Lee, J.;Liu, M.;Wang, H.; Lee, J.; Liu, M.; Wang, H.; JRI LEE |
| 臺大學術典藏 |
2020-06-11T07:06:09Z |
A 20-Gb/s Full-Rate Linear Clock and Data Recovery Circuit With Automatic Frequency Acquisition
|
Lee, Jri;Wu, Ke-Chung; Lee, Jri; Wu, Ke-Chung; JRI LEE |
| 臺大學術典藏 |
2020-06-11T07:06:07Z |
An 87GHz QPSK transceiver with costas-loop carrier recovery in 65nm CMOS
|
Huang, S.-J.; Yeh, Y.-C.; Wang, H.; Chen, P.-N.; Lee, J.; JRI LEE; Huang, S.-J.;Yeh, Y.-C.;Wang, H.;Chen, P.-N.;Lee, J. |
| 臺大學術典藏 |
2020-06-11T07:06:07Z |
100Gb/s ethernet chipsets in 65nm CMOS technology
|
Jiang, J.-Y.;Chiang, P.-C.;Hung, H.-W.;Lin, C.-L.;Yoon, T.;Lee, J.; Jiang, J.-Y.; Chiang, P.-C.; Hung, H.-W.; Lin, C.-L.; Yoon, T.; Lee, J.; JRI LEE |
| 臺大學術典藏 |
2020-06-11T07:06:07Z |
A 94GHz 3D-image radar engine with 4TX/4RX beamforming scan technique in 65nm CMOS
|
Chen, P.-N.;Peng, P.-J.;Kao, C.;Chen, Y.-L.;Lee, J.; Chen, P.-N.; Peng, P.-J.; Kao, C.; Chen, Y.-L.; Lee, J.; JRI LEE |
| 臺大學術典藏 |
2020-06-11T07:06:07Z |
A 40Gb/s TX and RX chip set in 65nm CMOS
|
Chen, M.-S.;Shih, Y.-N.;Lin, C.-L.;Hung, H.-W.;Lee, J.; Chen, M.-S.; Shih, Y.-N.; Lin, C.-L.; Hung, H.-W.; Lee, J.; JRI LEE |
| 臺大學術典藏 |
2020-06-11T07:06:07Z |
60Gb/s NRZ and PAM4 transmitters for 400GbE in 65nm CMOS
|
Chiang, P.-C.;Hung, H.-W.;Chu, H.-Y.;Chen, G.-S.;Lee, J.; Chiang, P.-C.; Hung, H.-W.; Chu, H.-Y.; Chen, G.-S.; Lee, J.; JRI LEE |
| 臺大學術典藏 |
2020-06-11T07:06:06Z |
A 20Gb/s full-rate linear CDR circuit with automatic frequency acquisition
|
Lee, J.;Wu, K.-C.; Lee, J.; Wu, K.-C.; JRI LEE |
| 臺大學術典藏 |
2020-06-11T07:06:06Z |
A fully integrated 77GHz FMCW radar system in 65nm CMOS
|
JRI LEE; Li, Y.-A.;Hung, M.-H.;Huang, S.-J.;Lee, J.; Li, Y.-A.; Hung, M.-H.; Huang, S.-J.; Lee, J. |
| 臺大學術典藏 |
2020-06-11T07:06:06Z |
A low-power fully integrated 60ghz transceiver system with OOK modulation and on-board antenna assembly
|
Lee, J.;Huang, Y.;Chen, Y.;Lu, H.;Chang, C.; Lee, J.; Huang, Y.; Chen, Y.; Lu, H.; Chang, C.; JRI LEE |
| 臺大學術典藏 |
2020-06-11T07:06:06Z |
A 2x25Gb/s deserializer with 2:5 DMUX for 100Gb/s ethernet applications
|
Wu, K.-C.;Lee, J.; Wu, K.-C.; Lee, J.; JRI LEE |
| 臺大學術典藏 |
2020-06-11T07:06:05Z |
A 20Gb/s Duobinary Transceiver in 90nm CMOS.
|
Lee, Jri;Chen, Ming-Shuan;Wang, Huaide; Lee, Jri; Chen, Ming-Shuan; Wang, Huaide; JRI LEE |
Showing items 1-25 of 48 (2 Page(s) Totally) 1 2 > >> View [10|25|50] records per page
|