English  |  正體中文  |  简体中文  |  2826152  
???header.visitor??? :  31795806    ???header.onlineuser??? :  888
???header.sponsordeclaration???
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
???ui.leftmenu.abouttair???

???ui.leftmenu.bartitle???

???index.news???

???ui.leftmenu.copyrighttitle???

???ui.leftmenu.link???

"ker ming dou"???jsp.browse.items-by-author.description???

???jsp.browse.items-by-author.back???
???jsp.browse.items-by-author.order1??? ???jsp.browse.items-by-author.order2???

Showing items 376-400 of 400  (16 Page(s) Totally)
<< < 7 8 9 10 11 12 13 14 15 16 
View [10|25|50] records per page

Institution Date Title Author
國立交通大學 2014-12-08T15:08:06Z New Ballasting Layout Schemes to Improve ESD Robustness of I/O Buffers in Fully Silicided CMOS Process Ker, Ming-Dou; Chen, Wen-Yi; Shieh, Wuu-Trong; Wei, I-Ju
國立交通大學 2014-12-08T15:07:59Z Design of 2xVDD-tolerant mixed-voltage I/O buffer against gate-oxide reliability and hot-carrier degradation Tsai, Hui-Wen; Ker, Ming-Dou
國立交通大學 2014-12-08T15:07:33Z New Layout Arrangement to Improve ESD Robustness of Large-Array High-Voltage nLDMOS Chen, Wen-Yi; Ker, Ming-Dou
國立交通大學 2014-12-08T15:06:56Z Circuit and Layout Co-Design for ESD Protection in Bipolar-CMOS-DMOS (BCD) High-Voltage Process Chen, Wen-Yi; Ker, Ming-Dou
國立交通大學 2014-12-08T15:06:51Z Optimization on Layout Style of ESD Protection Diode for Radio-Frequency Front-End and High-Speed I/O Interface Circuits Yeh, Chih-Ting; Ker, Ming-Dou; Liang, Yung-Chih
國立交通大學 2014-12-08T15:06:46Z Investigation on NMOS-based power-rail ESD clamp circuits with gate-driven mechanism in a 0.13-mu m CMOS technology Chen, Shih-Hung; Ker, Ming-Dou
國立交通大學 2014-12-08T15:06:46Z Design of differential low-noise amplifier with cross-coupled-SCR ESD protection scheme Lin, Chun-Yu; Ker, Ming-Dou; Hsiao, Yuan-Wen
國立交通大學 2014-12-08T15:06:44Z Design of 2xVDD-Tolerant Power-Rail ESD Clamp Circuit With Consideration of Gate Leakage Current in 65-nm CMOS Technology Wang, Chang-Tzu; Ker, Ming-Dou
國立交通大學 2014-12-08T15:06:37Z High-Voltage-Tolerant ESD Clamp Circuit With Low Standby Leakage in Nanoscale CMOS Process Ker, Ming-Dou; Lin, Chun-Yu
國立交通大學 2014-12-08T15:05:41Z Active ESD protection circuit design against charged-device-model ESD event in CMOS integrated circuits Chen, Shih-Hung; Ker, Ming-Dou
國立交通大學 2014-12-08T15:04:50Z New transient detection circuit for system-level ESD protection Yen, Cheng-Cheng; Liao, Chi-Sheng; Ker, Ming-Dou
國立交通大學 2014-12-08T15:04:24Z Transient Detection Circuit for System-Level ESD Protection and Its On-Board Behavior with EMI/EMC Filters Ker, Ming-Dou; Liao, Chi-Sheng; Yen, Cheng-Cheng
國立交通大學 2014-12-08T15:03:56Z Transient-to-Digital Converter for ESD Protection Design in Microelectronic Systems Ker, Ming-Dou; Yen, Cheng-Cheng; Liao, Chi-Sheng; Chen, Tung-Yang; Tsai, Chih-Chung
國立交通大學 2014-12-08T15:03:22Z CDM ESD Protection in CMOS Integrated Circuits Ker, Ming-Dou; Hsiao, Yuan-Wen
國立交通大學 2014-12-08T15:02:38Z Design of Bandgap Voltage Reference Circuit with all TFT Devices on Glass Substrate in a 3-mu m UPS Process Lu, Ting-Chou; Ker, Ming-Dou; Zan, Hsiao-Wen; Kuo, Chung-Hung; Li, Chun-Huai; Hsieh, Yao-Jen; Liu, Chun-Ting
國立交通大學 2014-12-08T15:02:04Z Optimization on SCR device with low capacitance for on-chip ESD protection in UWB RF circuits Lin, Chun-Yu; Ker, Ming-Dou
國立成功大學 2014-01 A Fully Integrated 8-Channel Closed-Loop Neural-Prosthetic CMOS SoC for Real-Time Epileptic Seizure Control Chen, Wei-Ming; Chiueh, Herming; Chen, Tsan-Jieh; Ho, Chia-Lun; Jeng, Chi; Ker, Ming-Dou; Lin, Chun-Yu; Huang, Ya-Chun; Chou, Chia-Wei; Fan, Tsun-Yuan; Cheng, Ming-Seng; Hsin, Yue-Loong; Liang, Sheng-Fu; Wang, Yu-Lin; Shaw, Fu-Zen; Huang, Yu-Hsing; Yang, Chia-Hsiang; Wu, Chung-Yu
義守大學 2009 Ultra-low-leakage power-rail ESD clamp circuit in nanoscale low-voltage CMOS process Chiu, Po-Yen ; Ker, Ming-Dou ; Tsai, Fu-Yi ; Chang, Yeong-Jar
義守大學 2009 Transient-to-digital converter for protection design in CMOS integrated circuits against electrical fast transient Yen, Cheng-Cheng ; Ker, Ming-Dou ; Liao, Chi-Sheng ; Chen, Tung-Yang ; Tsai, Chih-Chung
義守大學 2009 Design of 2xVDD-tolerant I/O buffer with 1xVDD CMOS devices Ker, Ming-Dou ; Lin, Yan-Liang
義守大學 2009 On the design of power-rail ESD clamp circuit with consideration of gate leakage current in 65-nm low-voltage CMOS process Ker, Ming-Dou ; Chiu, Po-Yen ; Tsai, Fu-Yi ; Chang, Yeong-Jar
義守大學 2009 Low-leakage electrostatic discharge protection circuit in 65-nm fully-silicided CMOS technology Wang, Chang-Tzu ; Ker, Ming-Dou ; Tang, Tien-Hao ; Su, Kuan-Cheng
義守大學 2009 Improvement on ESD robustness of lateral DMOS in high-voltage CMOS ICs by body current injection Chen, Wen-Yi ; Ker, Ming-Dou ; Jou, Yeh-Ning ; Huang, Yeh-Jen ; Lin, Geeng-Lih
義守大學 2001-06 Design of on-chip power-rail ESD clamp circuit with ultra-small capacitance to detect ESD transition Chen, Shih-Hung ; Ker, Ming-Dou
義守大學 1999-07 Circuit solutions on ESD protection design for mixed-voltage I/O buffers in nanoscale CMOS Ker, Ming-Dou ; Wang, Chang-Tzu

Showing items 376-400 of 400  (16 Page(s) Totally)
<< < 7 8 9 10 11 12 13 14 15 16 
View [10|25|50] records per page