|
English
|
正體中文
|
简体中文
|
2816861
|
|
???header.visitor??? :
27603466
???header.onlineuser??? :
528
???header.sponsordeclaration???
|
|
|
???tair.name??? >
???browser.page.title.author???
|
"li tai lun"???jsp.browse.items-by-author.description???
Showing items 1-6 of 6 (1 Page(s) Totally) 1 View [10|25|50] records per page
國立臺灣師範大學 |
2015 |
探索臺灣童軍團推動環境教育現況、障礙及未來發展需求
|
李岱倫; Li, Tai-Lun |
國立彰化師範大學 |
2010-01 |
Combined Use of Rising and Falling Edge Triggered Clocks for Peak Current Reduction in IP-Based SoC Designs
|
Wu, Tsung-Yi; Kao, Tzi-Wei; Huang, Shi-Yi; Li, Tai-Lun; Lin, How-Rern |
大葉大學 |
2009-05-25 |
A VLSI Design with Built-in SRAM Arrays for Implementing Full Search Block Matching Algorithm
|
Wu, Tsung-Yi;Lin, How-Rern;Chen, Kuang-Yao;Huang, Shi-Yi;Li, Tai-Lun |
大葉大學 |
2009-05-25 |
A Peak Current and Power Pad Count Reduction Tool for System-Level IC Designers
|
Wu, Tsung-Yi;Lin, How-Rern;Kao, Tzi-Wei;Huang, Shi-Yi;Li, Tai-Lun |
國立彰化師範大學 |
2009-05 |
A VLSI Design with Built-in SRAM Arrays for Implementing Full Search Block Matching Algorithm
|
Wu, Tsung-Yi; Chen, Kuang-Yao; Huang, Shi-Yi; Li, Tai-Lun; Lin, How-Rern |
國立彰化師範大學 |
2009-05 |
A Peak Current and Power Pad Count Reduction Tool for System-Level IC Designers
|
Wu, Tsung-Yi; Kao, Tzi-Wei; Huang, Shi-Yi; Li, Tai-Lun; Lin, How-Rern |
Showing items 1-6 of 6 (1 Page(s) Totally) 1 View [10|25|50] records per page
|