English  |  正體中文  |  简体中文  |  Total items :0  
Visitors :  51914273    Online Users :  1063
Project Commissioned by the Ministry of Education
Project Executed by National Taiwan University Library
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
About TAIR

Browse By

News

Copyright

Related Links

"liu shen iuan"

Return to Browse by Author
Sorting by Title Sort by Date

Showing items 61-110 of 185  (4 Page(s) Totally)
<< < 1 2 3 4 > >>
View [10|25|50] records per page

Institution Date Title Author
淡江大學 2006-07 Magnetic-field-to-digital converter using PWM and TDC techniques 郭建宏; Kuo, Chien-hung; Chen, Shr-lung; Liu, Shen-iuan
國立臺灣大學 2006-02 CMOS Wideband Amplifiers Using Multiple Inductive-Series Peaking Technique Wu, Chia-Hsin; Lee, Chih-Hun; Chen, Wei-Sheng; Liu, Shen-Iuan
國立臺灣大學 2006 A spur-reduction technique for a 5-GHz frequency synthesizer Kuo, Chun-Yi; Chang, Jung-Yu; Liu, Shen-Iuan
國立臺灣大學 2006 A 1 V Phase Locked Loop with Leakage Compensation in 0.13 ?m CMOS Technology CHUANG, Chi-Nan; LIU, Shen-Iuan
國立臺灣大學 2006 A 200-Mbps∼ 2-Gbps continuous-rate clock-and-data-recovery circuit Yang, Rong-Jyi; Chao, Kuan-Hua; Liu, Shen-Iuan
國立臺灣大學 2006 A 0.7–2-GHz Self-Calibrated Multiphase Delay-Locked Loop Chang, Hsiang-Hui; Chang, Jung-Yu; Kuo, Chun-Yi; Liu, Shen-Iuan
國立臺灣大學 2006 A 155.52 Mbps–3.125 Gbps Continuous-Rate Clock and Data Recovery Circuit Yang, Rong-Jyi; Chao, Kuan-Hua; Hwu, Sy-Chyuan; Liang, Chuan-Kang; Liu, Shen-Iuan
國立臺灣大學 2006 All-digital delay-locked loop/pulsewidth-control loop with adjustable duty cycles Wang, You-Jen; Kao, Shao-Ku; Liu, Shen-Iuan
國立臺灣大學 2006 A Calibrated Pulse Generator for Impulse-Radio UWB Applications Liang, Che-Fu; Liu, Shih-Tsai; Liu, Shen-Iuan
國立臺灣大學 2006 All-digital fast-locked synchronous duty cycle corrector Kao, Shao-Ku; Liu, Shen-Iuan
國立臺灣大學 2005-09 A broadband noise-canceling CMOS LNA for 3.1-10.6-GHz UWB receiver Liao, Chih-Fan; Liu, Shen-Iuan
淡江大學 2005-05-23 A tunable bandpass ΔΣ modulator using double sampling 郭建宏; Kuo, Chien-hung; Chen, Chang-hung; Huang, Shih-lin; Liu, Shen-iuan
國立臺灣大學 2005-05 A 15mW 69dB 2 Gsamples/s CMOS analog front-end for low-band UWB applications Lee, Hua-Chin; Lin, Chien-Chih; Wu, Chia-Hsin; Liu, Shen-Iuan; Wang, Chorng-Kuang; Tsao, Hen-Wai
國立臺灣大學 2005-03 A Wide-Range and Fast-Locking All-Digital Cycle-Controlled Delay-Locked Loop Chang, Hsiang-Hui; Liu, Shen-Iuan
國立臺灣大學 2005-03 CMOS Current-Mode Divider and Its Applications Liu, Weihsing; Liu, Shen-Iuan; Wei, Shui-Ken
臺大學術典藏 2005-03 CMOS Current-Mode Divider and Its Applications Wei, Shui-Ken; Liu, Weihsing; Liu, Shen-Iuan; Wei, Shui-Ken; Liu, Weihsing; Liu, Shen-Iuan
國立臺灣大學 2005 CMOS wideband amplifiers using multiple inductive-series peaking technique Wu, Chia-Hsin; Lee, Chih-Hun; Chen, Wei-Sheng; Liu, Shen-Iuan
國立臺灣大學 2005 A single-path pulsewidth control loop with a built-in delay-locked loop Han, Sung-Rung; Liu, Shen-Iuan
國立臺灣大學 2005 A wide-range multiphase delay-locked loop using mixed-mode VCDLs Yang, Rong-Jyi; Liu, Shen-Iuan
國立臺灣大學 2005 A Fully Integrated 1.7-3.125 Gbps Clock and Data Recovery Circuit Using a Gated Frequency Detector Yang, Rong-Jyi; Liu, Shen-Iuan
國立臺灣大學 2005 Selective metal parallel shunting inductor and its VCO application Wu, Chia-Hsin; Kuo, Chun-Yi; Liu, Shen-Iuan
國立臺灣大學 2005 CMOS Differential-Mode Exponential Voltage-To-Current Converter Liu, Weihsing; Liu, Shen-Iuan; Wei, Shui-Ken
淡江大學 2004-11 A 1-V 10.7-MHz fourth-order bandpass ΔΣ modulators using two switched op amps 郭建宏; Kuo, Chien-hung; Liu, Shen-iuan
國立臺灣大學 2004-08 A low power 5Gb/s transimpedance amplifier with dual feedback technique Wang, I-Hsin; Liu, Chung-Shun; Liu, Shen-Iuan
國立臺灣大學 2004-08 A 1.7~3.125Gbps clock and data recovery circuit using a gated frequency detector Yang, Rong-Jyi; Liu, Shen-Iuan
國立臺灣大學 2004-08 A 1.2V, 18mW, 10Gb/s SiGe transimpedance amplifier Lee, Chihun; Wu, Chia-Hsin; Liu, Shen-Iuan
國立臺灣大學 2004-05 A 1V 4.2mW fully integrated 2.5Gb/s CMOS limiting amplifier using folded active inductors Wu, Chia-Hsin; Liao, Jieh-Wei; Liu, Shen-Iuan
淡江大學 2004-04 Magnetic-to-digital converters using single-amplifier-based second-order delta-sigma modulators 郭建宏; Kuo, Chien-hung; Chen Shr-lung; Liu Shen-iuan
國立臺灣大學 2004-03 A 500-MHz–1.25-GHz Fast-Locking Pulsewidth Control Loop With Presettable Duty Cycle Han, Sung-Rung; Liu, Shen-Iuan
臺大學術典藏 2004-03 A 500-MHz–1.25-GHz Fast-Locking Pulsewidth Control Loop With Presettable Duty Cycle Han, Sung-Rung; Liu, Shen-Iuan; Han, Sung-Rung; Liu, Shen-Iuan
國立臺灣大學 2004-02 A 2 GHz CMOS variable-gain amplifier with 50 dB linear-in-magnitude controlled gain range for 10GBase-LX4 Ethernet Wu, Chia-Hsin; Liu, Chang-Shun; Liu, Shen-Iuan
國立臺灣大學 2004 Low-voltage CMOS voltage-mode divider and its application Liu, Weihsing; Liu, Shen-Iuan
國立臺灣大學 2004 A 500-MHz-1.25-GHz fast-locking pulsewidth control loop with presettable duty cycle Han, Sung-Rung; Liu, Shen-Iuan
國立臺灣大學 2004 Low voltage and low power CMOS exponential-control variable-gain amplifier Liu, Weihsing; Liu, Shen-Iuan
國立臺灣大學 2004 A Mixed-mode Synchronous Mirror Delay Insensitive to Supply and Load Variations Sun, Chih-Hao; Liu, Shen-Iuan
國立臺灣大學 2004 Magnetic-to-digital converters using single-amplifier-based second-order delta-sigma modulators Kuo, Chien-Hung; Chen, Shr-Lung; Liu, Shen-Iuan
國立臺灣大學 2004 A low voltage-power 13-bit 16 MSPS CMOS pipelined ADC Liu, Ming-Huang; Huang, Kuo-Chan; Ou, Wei-Yang; Su, Tsung-Yi; Liu, Shen-Iuan
國立臺灣大學 2004 Low-voltage and low-power CMOS voltage-to-current converter Liu, Weihsing; Liu, Shen-Iuan
國立臺灣大學 2004 A 3.125-Gb/s Clock and Data Recovery Circuit for the 10-Gbase-LX4 Ethernet Yang, Rong-Jyi; Chen, Shang-Ping; Liu, Shen-Iuan
國立臺灣大學 2004 Low jitter and multirate clock and data recovery circuit using a MSADLL for chip-to-chip interconnection Chang, Hsiang-Hui; Yang, Rong-Jyi; Liu, Shen-Iuan
國立臺灣大學 2004 A 1-V 10.7-MHz fourth-order bandpass ΔΣ modulators using two switched op amps Kuo, Chien-Hung; Liu, Shen-Iuan
國立臺灣大學 2004 A 1.5 V 12-bit 16 MSPS CMOS Pipelined ADC with 68 dB Liu, Ming-Huang; Ou, Wei-Yang; Su, Tsung-Yi; Huang, Kuo-Chan; Liu, Shen-Iuan
淡江大學 2003-12 A Sub-1V Fourth-Order Bandpass Delta-Sigma Modulator Chang, Hsiang-hui; Kuo, Chien-hung; Liu, Ming-huang; Liu, Shen-Iuan
淡江大學 2003-08 A 1V, 11-Bits Double-Sampling Delta-Sigma Modulator 郭建宏; Kuo, Chien-hung; Kao, Tsung-kai; Liu, Shen-Iuan
國立臺灣大學 2003-06 Selective metal parallel shunting inductor and its VCO application Wu, Chia-Hsin; Kuo, Chun-Yi; Liu, Shen-Iuan
國立臺灣大學 2003-06 Low jitter Butterworth delay-locked loops Chang, Hsiang-Hui; Sun, Chih-Hao; Liu, Shen-Iuan
國立臺灣大學 2003-04 A Spread-Spectrum Clock Generator With Triangular Modulation Chang, Hsiang-Hui; Hua, I-Hui; Liu, Shen-Iuan
淡江大學 2003-02 CMOS Magnetic Field to Frequency Converter Chen, Shr-lung; Kuo, Chien-hung; Liu, Shen-iuan
國立臺灣大學 2003-01 CMOS exponential function generator Liu, Weihsing; Liu, Shen-Iuan
國立臺灣大學 2003 A fast locking and low jitter delay-locked loop using DHDL Chang, Hsiang-Hui; Lin, Jyh-Woei; Liu, Shen-Iuan

Showing items 61-110 of 185  (4 Page(s) Totally)
<< < 1 2 3 4 > >>
View [10|25|50] records per page