|
"liu shen iuan"的相關文件
顯示項目 121-130 / 185 (共19頁) << < 8 9 10 11 12 13 14 15 16 17 > >> 每頁顯示[10|25|50]項目
| 國立臺灣大學 |
2002-05 |
A wide-range and fixed latency of one clock cycle delay-locked loop
|
Chang, Hsiang-Hui; Lin, Jyh-Woei; Liu, Shen-Iuan |
| 國立臺灣大學 |
2002-05 |
CMOS 2.4-GHz receiver front end with area-efficient inductors and digitally calibrated 90/spl deg/ delay network
|
Tang, Chih-Chun; Wu, Chia-Hsin; Li, Kun-Hsien; Lee, Tai-Cheng; Liu, Shen-Iuan |
| 國立臺灣大學 |
2002-05 |
Analysis and application of miniature 3D inductor
|
Wu, Chia-Hsin; Tang, Chih-Chun; Chiu, Chi-Kun; Liu, Shen-Iuan |
| 臺大學術典藏 |
2002-05 |
A 6 MHz-130 MHz DLL with a fixed latency of one clock cycle delay
|
Liu, Shen-Iuan; Chang, Hsiang-Hui; Lin, Jyh-Woei; Liu, Shen-Iuan; Chang, Hsiang-Hui; Lin, Jyh-Woei |
| 臺大學術典藏 |
2002-05 |
CMOS 2.4-GHz receiver front end with area-efficient inductors and digitally calibrated 90/spl deg/ delay network
|
Tang, Chih-Chun; Wu, Chia-Hsin; Li, Kun-Hsien; Lee, Tai-Cheng; Liu, Shen-Iuan; Tang, Chih-Chun; Wu, Chia-Hsin; Li, Kun-Hsien; Lee, Tai-Cheng; Liu, Shen-Iuan |
| 國立臺灣大學 |
2002-04 |
2.4 GHz offset-cancelling down-conversion mixer
|
Tang, Chih-Chun; Li, Kun-Hsien; Liu, Shen-Iuan |
| 國立臺灣大學 |
2002 |
Miniature 3-D Inductors in Standard CMOS Process
|
Tang, Chih-Chun; Wu, Chia-Hsin; Liu, Shen-Iuan |
| 國立臺灣大學 |
2002 |
A wide-range delay-locked loop with a fixed latency of one clock cycle
|
Chang, Hsiang-Hui; Lin, Jyh-Woei; Yang, Ching-Yuan; Liu, Shen-Iuan |
| 國立臺灣大學 |
2002 |
Systematic generation of current-mode linear transformation filters based on multiple output CCIIs
|
Hwang, Yuh-Shyan; Hung, Pei-Tzu; Chen, Wei; Liu, Shen-Iuan |
| 國立臺灣大學 |
2002 |
A 1V 5.8GHz low noise amplifier in a 0.35um standard CMOS process
|
Tang, Chih-Chun; Liu, Shen-Iuan |
顯示項目 121-130 / 185 (共19頁) << < 8 9 10 11 12 13 14 15 16 17 > >> 每頁顯示[10|25|50]項目
|