English  |  正體中文  |  简体中文  |  總筆數 :0  
造訪人次 :  51897091    線上人數 :  896
教育部委託研究計畫      計畫執行:國立臺灣大學圖書館
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
關於TAIR

瀏覽

消息

著作權

相關連結

"liu shen iuan"的相關文件

回到依作者瀏覽
依題名排序 依日期排序

顯示項目 121-145 / 185 (共8頁)
<< < 1 2 3 4 5 6 7 8 > >>
每頁顯示[10|25|50]項目

機構 日期 題名 作者
國立臺灣大學 2002-05 A wide-range and fixed latency of one clock cycle delay-locked loop Chang, Hsiang-Hui; Lin, Jyh-Woei; Liu, Shen-Iuan
國立臺灣大學 2002-05 CMOS 2.4-GHz receiver front end with area-efficient inductors and digitally calibrated 90/spl deg/ delay network Tang, Chih-Chun; Wu, Chia-Hsin; Li, Kun-Hsien; Lee, Tai-Cheng; Liu, Shen-Iuan
國立臺灣大學 2002-05 Analysis and application of miniature 3D inductor Wu, Chia-Hsin; Tang, Chih-Chun; Chiu, Chi-Kun; Liu, Shen-Iuan
臺大學術典藏 2002-05 A 6 MHz-130 MHz DLL with a fixed latency of one clock cycle delay Liu, Shen-Iuan; Chang, Hsiang-Hui; Lin, Jyh-Woei; Liu, Shen-Iuan; Chang, Hsiang-Hui; Lin, Jyh-Woei
臺大學術典藏 2002-05 CMOS 2.4-GHz receiver front end with area-efficient inductors and digitally calibrated 90/spl deg/ delay network Tang, Chih-Chun; Wu, Chia-Hsin; Li, Kun-Hsien; Lee, Tai-Cheng; Liu, Shen-Iuan; Tang, Chih-Chun; Wu, Chia-Hsin; Li, Kun-Hsien; Lee, Tai-Cheng; Liu, Shen-Iuan
國立臺灣大學 2002-04 2.4 GHz offset-cancelling down-conversion mixer Tang, Chih-Chun; Li, Kun-Hsien; Liu, Shen-Iuan
國立臺灣大學 2002 Miniature 3-D Inductors in Standard CMOS Process Tang, Chih-Chun; Wu, Chia-Hsin; Liu, Shen-Iuan
國立臺灣大學 2002 A wide-range delay-locked loop with a fixed latency of one clock cycle Chang, Hsiang-Hui; Lin, Jyh-Woei; Yang, Ching-Yuan; Liu, Shen-Iuan
國立臺灣大學 2002 Systematic generation of current-mode linear transformation filters based on multiple output CCIIs Hwang, Yuh-Shyan; Hung, Pei-Tzu; Chen, Wei; Liu, Shen-Iuan
國立臺灣大學 2002 A 1V 5.8GHz low noise amplifier in a 0.35um standard CMOS process Tang, Chih-Chun; Liu, Shen-Iuan
國立臺灣大學 2002 Multi-bit delta-sigma modulator using a modified DWA algorithm Kuo, Chien-Hung; Hsueh, Tzu-Chien; Liu, Shen-Iuan
淡江大學 2001-10 CMOS oversampling Delta-Sigma magnetic-to-digital converters Kuo, Chien-hung; Chen, Shr-lung; Ho, Lee-an; Liu, Shen-iuan
淡江大學 2001-05 CMOS oversampling ΔΣ magnetic to digital converters Ho, Lee-an; Chen, Shr-lung; Kuo, Chien-hung; Liu, Shen-iuan
國立臺灣大學 2001-05 CMOS oversampling /spl delta//spl Sigma/ magnetic to digital converters Ho, Lee-An; Chen, Shr-Lung; Kuo, Chien-Hung; Liu, Shen-Iuan
國立臺灣大學 2001-05 A fast-lock mixed-mode DLL using a 2-b SAR algorithm Dehng, Guang-Kaai; Lin, Jyh-Woei; Liu, Shen-Iuan
國立臺灣大學 2001 An 8-bit 10 MS/s Folding and Interpolating ADC Using the Continuous-Time Auto-Zero Technique Liu, Ming-Huang; Liu, Shen-Iuan
國立臺灣大學 2001 Low-voltage analog tripler circuit Chang, Cheng-Chieh; Liu, Shen-Iuan; Hwang, Yuh-Shyan
國立臺灣大學 2001 A one-wire approach for skew compensating clock distribution based on bidirectional techniques Yang, Ching-Yuan; Liu, Shen-Iuan
國立臺灣大學 2001 Integrator and differentiator with time constant multiplicationusing current feedback amplifier Lee, Jiin-Long; Liu, Shen-Iuan
國立臺灣大學 2001 Low-voltage CMOS low-noise amplifier using planar-interleavedtransformer Tang, Chih-Chun; Liu, Shen-Iuan
國立臺灣大學 2001 A 2.4GHz low voltage CMOS down-conversion double-balanced mixer TANG, Chih-Chun; WU, Chia-Hsin; FENG, Wu-Sheng; LIU, Shen-Iuan
國立臺灣大學 2001 Low-Voltage CMOS Frequency Synthesizer for ERMES Pager Application Hsu, June-Ming; Dehng, Guang-Kaai; Yang, Ching-Yuan; Yang, Chu-Yuan; Liu, Shen-Iuan
國立臺灣大學 2001 A CMOS 400-Mb/s serial link for AS-memory systems using a PWMscheme Chen, Wei-Hung; Dehang, Guang-Kaai; Chen, Jong-Woei; Liu, Shen-Iuan
國立臺灣大學 2000-09 Current-mode full-wave rectifier and vector summation circuit Chang, Cheng-Chieh; Liu, Shen-Iuan
臺大學術典藏 2000-09 Current-mode full-wave rectifier and vector summation circuit Chang, Cheng-Chieh; Liu, Shen-Iuan; Chang, Cheng-Chieh; Liu, Shen-Iuan

顯示項目 121-145 / 185 (共8頁)
<< < 1 2 3 4 5 6 7 8 > >>
每頁顯示[10|25|50]項目