English  |  正體中文  |  简体中文  |  Total items :0  
Visitors :  51639910    Online Users :  936
Project Commissioned by the Ministry of Education
Project Executed by National Taiwan University Library
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
About TAIR

Browse By

News

Copyright

Related Links

"mao hsu yen"

Return to Browse by Author
Sorting by Title Sort by Date

Showing items 11-54 of 54  (2 Page(s) Totally)
1 2 > >>
View [10|25|50] records per page

Institution Date Title Author
國立臺灣海洋大學 2014 Area-Efficient 128- to 2048/1536-Point Pipeline FFT Processor for LTE and Mobile WiMAX Systems Chu Yu;Mao-Hsu Yen
國立臺灣海洋大學 2013 A Generic Three-Sided Rearrangeable Switching Network for Polygonal FPGA Design Mao-Hsu Yen;Chu Yu;Horng-Ru Liao;Chin-Fa Hsieh
國立臺灣海洋大學 2013 On the Variants of Tagged Geometric History Length Branch Predictors Yeong-Chang Maa; Mao-Hsu Yen
國立臺灣海洋大學 2012-11 Fast data access and energy-efficient protocol for wireless data broadcast Haw-Yun Shin;Mao-Hsu Yen;Chih-Cheng Tseng;Hung-Huan Liu
國立臺灣海洋大學 2012-01 Design of a Low-Power OFDM Baseband Receiver for Wireless Communications Chu YU; Chien-Hung Kuo; Chen-Hen Sung; Mao-Hsu Yen; Sao-Jie Chen
國立臺灣海洋大學 2012 Design and Implementation of a Low-Power OFDM Receiver for Wireless Communications Chu Yu;Chen-Hen Sung;Chien-Hung Kuo;Mao-Hsu Yen;Sao-Jie Chen
國立臺灣海洋大學 2012 R-radius Corner Detection by Using Circular Mask Ling Yan-Ling;Mao-Hsu Yen
國立臺灣海洋大學 2012 An adaptive reasoning and learning framework for cognitive radios Chih-Sheng Lin;Ken-Shin Huang;Jih-Sheng Shen;Shen-Yang Pan;Shih-Shen Lu;Wei-Wen Lin;Pao-Ann Hsiung;Mao-Hsu Yen;Chu Yu;Sao-Jie Chen;W. C.-C. Chu
國立臺灣海洋大學 2011-02 A Low-Power 64-point Pipeline FFT/IFFT Processor for OFDM Applications Chu Yu;Mao-Hsu Yen;Pao-Ann Hsiung;Sao-Jie Chen
國立臺灣海洋大學 2011-01 A Novel Low-Power 64-Point Pipelined FFT/IFFT Processor for OFDM Applications Chu Yu;Yi-Ting Liao;Mao-Hsu Yen;Pao-Ann Hsiung;Sao-Jie Chen
國立臺灣海洋大學 2011 Slot apparatus for Programmable Multi-Chip Module 嚴茂旭; Mao-Hsu Yen
國立臺灣海洋大學 2011 一種可程式多晶片模組之彈性組合腳座 嚴茂旭; Mao-Hsu Yen
國立臺灣海洋大學 2011 一種可編程多芯片模块的彈性組合插槽 嚴茂旭; Mao-Hsu Yen
國立臺灣海洋大學 2011 可程式之連線架構 嚴茂旭; Mao-Hsu Yen
國立臺灣海洋大學 2011 A Three-Sided Rearrangeable Switching Network for Binary Fat Tree Mao-Hsu Yen;Chu Yu;Haw-Yun Shin Sao-Jie Chen
國立臺灣海洋大學 2011 A Low-Power 64-point Pipeline FFT/IFFT Processor for OFDM Applications Chu Yu ; Mao-Hsu Yen ; Pao-Ann Hsiung ; Sao-Jie Chen
國立臺灣海洋大學 2011 Fast data access and energy-efficient protocol for wireless data broadcast. Haw-Yun Shin;Mao-Hsu Yen;Chih-Cheng Tseng;Hung-Huan Liu
國立臺灣海洋大學 2010-12 Evaluating and Improving Variable Length History Branch Predictors Yeong-Chang Maa;Mao-Hsu Yen;Yu-Tang Wang
國立臺灣海洋大學 2010-10-15 A Rearrangeable Hierarchical Interconnection Structure for FPGA Routing Resource Mao-Hsu Yen;Bing-Kun Chan;Chun-Ran Huang;Chih-Hao Ting;Zheng-Yan Huang
國立臺灣海洋大學 2010-10 Implement an SDR Platform by Using GNU Radio and USRP Mao-Hsu Yen;Chu Yu;Kuang-Yu Shie;Yu-Hsiang Huang;Jiun-Liang Lin
國立臺灣海洋大學 2010-10 Hedging Filter for Power Aware Branch Prediction Yeong-Chang Maa;Mao-Hsu Yen;Shu-Ming Kuo;Guan-Luen Lee
國立臺灣海洋大學 2010-07 ARAL-CR: An Adaptive Reasoning And Learning Cognitive Radio Platform Sao-Jie Chen;Pao-Ann Hsiung;Chu Yu;Mao-Hsu Yen;Sezer S.;Schulte M.;Yu-Hen Hu
國立臺灣海洋大學 2010-07 An Adaptive PID Controller Jen-Yang Chen;Chuan-Hsi Liu;Chang-Wei Fan;Haw-Yun Shin;Mao-Hsu Yen
國立臺灣海洋大學 2010-06 Design of a Low Power Viterbi Decoder for Wireless Communication Applications Chih-Jhen Chen; Chu Yu; Mao-Hsu Yen; Pao-Ann Hsiung; Sao-Jie Chen
國立臺灣海洋大學 2010 Improving Power Saving for Filter-Based Branch Target Buffer Yeong-Chang Maa;Mao-Hsu Yen;Chun-Hung Wang;Guan-Luen Lee;Xumin Guo
國立臺灣海洋大學 2010 Wavefront Architecture for Computing the Dynamic Space Warping Algorithm Mao-Hsu Yen;Yeong-Chang Maa;Bing-Kun Chan;Wei-Heng Chen;Chih-Hao Ting
國立臺灣海洋大學 2010 A Memoryless Viterbi Decoder for OFDM Systems Chu Yu;Chih-Jhen Chen;Mao-Hsu Yen;Pao-Ann Hsiung;Sao-Jie Chen
國立臺灣海洋大學 2010 Design of a Low Power Viterbi Decoder for Wireless Communication Applications Chih-Jhen Chen;Chu Yu;Mao-Hsu Yen;Pao-Ann Hsiung;Sao-Jie Chen
國立臺灣海洋大學 2010 Hierarchical Decoder for Filter-Based Low Power BTB Yeong-Chang Maa;Mao-Hsu Yen;Chun-Hung Wang;Guan-Luen Lee;Xumin Guo
國立臺灣海洋大學 2010 Cost-effective branch prediction by combining hedging and filterin Yeong-Chang Maa;Mao-Hsu Yen;Shu-Ming Kuo;Guan-Luen Lee
國立臺灣海洋大學 2009-07 Parallel Implementation of Convolution Encoder for Software Defined Radio on DSP Architecture Jui-Chieh Lin;Chu Yu;Mao-Hsu Yen;Pao-Ann Hsiung;Sao-Jie Chen;Yu Hen Hu
國立臺灣海洋大學 2009-05 A 900 MHz to 5.2 GHz Dual-Loop Feedback Multi-band LNA Jia-Wei Lin;Da-Tong Yen;Wei-Yi Hu;Chu Yu;Mao-Hsu Yen;Pao-Ann Hsiung;Sao-Jie Chen
國立臺灣海洋大學 2009-01 Design of a High-Speed Block Interleaving/Deinterleaving Architecture for Wireless Communication Applications Chu Yu;Mao-Hsu Yen;Pao-Ann Hsiung;Sao-Jie Chen
國立臺灣海洋大學 2009 Low-Error Fixed-Width Modified Booth Multipliers Chu Yu;Cheng-Hang Sung;Meng-Hsueh Chiang;Mao-Hsu Yen;Hwai-Tsu Hu
國立臺灣海洋大學 2008-10 SIMD-Wavefront Architecture for Computing the Dynamic Time Warping Algorithm Mao-Hsu Yen;Yeong-Chang Maa;Chu Yu;Yi-Shan Chen;Yu-Hsiang Huang
國立臺灣海洋大學 2008 A Unified Block Interleaving/Deinterleaving Architecture for Wireless Communication Applications Chu Yu;Mao-Hsu Yen;Pao-Ann Hsiung;Sao-Jie Chen
國立臺灣海洋大學 2008 A VLSI Architecture for Computing the Dynamic Space Warping Algorithm Chun-Lung Wu;Chia-Yen Hsu;Yu-Hsiang Huang;Mao-Hsu Yen;Yeong-Chang Maa
國立臺灣海洋大學 2006 A Three-Stage Three-Sided Rearrangeable Switching Network for Interconnection Chip Mao-Hsu Yen;Yeong-Chang Maa;Chin-Fa Hsieh;Shiuh-Chung Yi;
國立臺灣海洋大學 2001-11 A Three-stage One-sided Rearrangeable Polygonal Switching Network Mao-Hsu Yen;Sao-Jie Chen;Sanko H. Lan
國立臺灣海洋大學 2001 Symmetric and Programmable Multi-Chip Module for Low-Power Prototyping System Mao-Hsu Yen;Sao-Jie Chen;Sanko H. Lan
國立臺灣海洋大學 1999-10 Symmetric and programmable multi-chip module for rapid prototyping system Mao-Hsu Yen; Sao-Jie Chen; Sanko H. Lan
國立臺灣科技大學 1999 Symmetric and programmable multi-chip module for rapid prototyping system Mao-Hsu Yen;Sao-Jie Chen;Lan, S.H.
國立臺灣科技大學 1999 Polygonal routing network for FPGA/FPIC Mao-Hsu Yen;Mon-Chau Shie;Lan, S.H.
國立臺灣海洋大學 1999 Polygonal Routing Network for FPGA/FPIC Mao-Hsu Yen;Mon-Chau Shie;Sank0 H. Lan

Showing items 11-54 of 54  (2 Page(s) Totally)
1 2 > >>
View [10|25|50] records per page