English  |  正體中文  |  简体中文  |  Total items :0  
Visitors :  51725607    Online Users :  631
Project Commissioned by the Ministry of Education
Project Executed by National Taiwan University Library
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
About TAIR

Browse By

News

Copyright

Related Links

"mao hsu yen"

Return to Browse by Author
Sorting by Title Sort by Date

Showing items 36-54 of 54  (3 Page(s) Totally)
<< < 1 2 3 > >>
View [10|25|50] records per page

Institution Date Title Author
國立臺灣海洋大學 2010 Wavefront Architecture for Computing the Dynamic Space Warping Algorithm Mao-Hsu Yen;Yeong-Chang Maa;Bing-Kun Chan;Wei-Heng Chen;Chih-Hao Ting
國立臺灣海洋大學 2010 A Memoryless Viterbi Decoder for OFDM Systems Chu Yu;Chih-Jhen Chen;Mao-Hsu Yen;Pao-Ann Hsiung;Sao-Jie Chen
國立臺灣海洋大學 2010 Design of a Low Power Viterbi Decoder for Wireless Communication Applications Chih-Jhen Chen;Chu Yu;Mao-Hsu Yen;Pao-Ann Hsiung;Sao-Jie Chen
國立臺灣海洋大學 2010 Hierarchical Decoder for Filter-Based Low Power BTB Yeong-Chang Maa;Mao-Hsu Yen;Chun-Hung Wang;Guan-Luen Lee;Xumin Guo
國立臺灣海洋大學 2010 Cost-effective branch prediction by combining hedging and filterin Yeong-Chang Maa;Mao-Hsu Yen;Shu-Ming Kuo;Guan-Luen Lee
國立臺灣海洋大學 2009-07 Parallel Implementation of Convolution Encoder for Software Defined Radio on DSP Architecture Jui-Chieh Lin;Chu Yu;Mao-Hsu Yen;Pao-Ann Hsiung;Sao-Jie Chen;Yu Hen Hu
國立臺灣海洋大學 2009-05 A 900 MHz to 5.2 GHz Dual-Loop Feedback Multi-band LNA Jia-Wei Lin;Da-Tong Yen;Wei-Yi Hu;Chu Yu;Mao-Hsu Yen;Pao-Ann Hsiung;Sao-Jie Chen
國立臺灣海洋大學 2009-01 Design of a High-Speed Block Interleaving/Deinterleaving Architecture for Wireless Communication Applications Chu Yu;Mao-Hsu Yen;Pao-Ann Hsiung;Sao-Jie Chen
國立臺灣海洋大學 2009 Low-Error Fixed-Width Modified Booth Multipliers Chu Yu;Cheng-Hang Sung;Meng-Hsueh Chiang;Mao-Hsu Yen;Hwai-Tsu Hu
國立臺灣海洋大學 2008-10 SIMD-Wavefront Architecture for Computing the Dynamic Time Warping Algorithm Mao-Hsu Yen;Yeong-Chang Maa;Chu Yu;Yi-Shan Chen;Yu-Hsiang Huang
國立臺灣海洋大學 2008 A Unified Block Interleaving/Deinterleaving Architecture for Wireless Communication Applications Chu Yu;Mao-Hsu Yen;Pao-Ann Hsiung;Sao-Jie Chen
國立臺灣海洋大學 2008 A VLSI Architecture for Computing the Dynamic Space Warping Algorithm Chun-Lung Wu;Chia-Yen Hsu;Yu-Hsiang Huang;Mao-Hsu Yen;Yeong-Chang Maa
國立臺灣海洋大學 2006 A Three-Stage Three-Sided Rearrangeable Switching Network for Interconnection Chip Mao-Hsu Yen;Yeong-Chang Maa;Chin-Fa Hsieh;Shiuh-Chung Yi;
國立臺灣海洋大學 2001-11 A Three-stage One-sided Rearrangeable Polygonal Switching Network Mao-Hsu Yen;Sao-Jie Chen;Sanko H. Lan
國立臺灣海洋大學 2001 Symmetric and Programmable Multi-Chip Module for Low-Power Prototyping System Mao-Hsu Yen;Sao-Jie Chen;Sanko H. Lan
國立臺灣海洋大學 1999-10 Symmetric and programmable multi-chip module for rapid prototyping system Mao-Hsu Yen; Sao-Jie Chen; Sanko H. Lan
國立臺灣科技大學 1999 Symmetric and programmable multi-chip module for rapid prototyping system Mao-Hsu Yen;Sao-Jie Chen;Lan, S.H.
國立臺灣科技大學 1999 Polygonal routing network for FPGA/FPIC Mao-Hsu Yen;Mon-Chau Shie;Lan, S.H.
國立臺灣海洋大學 1999 Polygonal Routing Network for FPGA/FPIC Mao-Hsu Yen;Mon-Chau Shie;Sank0 H. Lan

Showing items 36-54 of 54  (3 Page(s) Totally)
<< < 1 2 3 > >>
View [10|25|50] records per page