|
English
|
正體中文
|
简体中文
|
总笔数 :2851812
|
|
造访人次 :
44798625
在线人数 :
1239
教育部委托研究计画 计画执行:国立台湾大学图书馆
|
|
|
"sung tze yun"的相关文件
显示项目 31-55 / 195 (共8页) << < 1 2 3 4 5 6 7 8 > >> 每页显示[10|25|50]项目
| 中華大學 |
2012 |
Cloud TV and Cordless Projector無線投影機
|
宋志雲; Sung, Tze-Yun |
| 中華大學 |
2011 |
Design and Optimization of Direct Digital Frequency Synthesizer
|
宋志雲; Sung, Tze-Yun |
| 中華大學 |
2011 |
Wavelet Based Just Noticeable Distortion Model for Transparent Watermarking
|
宋志雲; Sung, Tze-Yun |
| 中華大學 |
2011 |
FPGA Implementation of High Performance DCT/IDCT Processor
|
宋志雲; Sung, Tze-Yun |
| 中華大學 |
2011 |
IMAGE SEGMENTATION IN THE JPEG2000 DOMAIN
|
宋志雲; Sung, Tze-Yun |
| 中華大學 |
2011 |
A ROM-Less Direct Digital Frequency Synthesizer Based on a Scaling-free CORDIC algorithm
|
宋志雲; Sung, Tze-Yun |
| 國立聯合大學 |
2010 |
A novel linear array for discrete cosine transform
|
Shieh, Yaw-Shih ; Sung, Tze-Yun; Hsin, Hsi-Chin |
| 國立聯合大學 |
2010 |
Multiplierless, reconfigurable folded architecture for VLSI wavelet filter
|
Sung, Tze-Yun ; Hsin, Hsi-Chin; Chang, Sheng-Dong |
| 國立聯合大學 |
2010 |
Reconfigurable architecture for VLSI 9/7-5/3 wavelet filter
|
Sung, Tze-Yun; Hsin, Hsi-Chin |
| 國立聯合大學 |
2010 |
Folded reconfigurable architecture for VLSI wavelet filter
|
Sung, Tze-Yun ; Hsin, Hsi-Chin; Zhang, Sheng-Dong |
| 中華大學 |
2010 |
A Novel VLSI Linear Array for Discrete Cosine Transform and Its Inverse
|
宋志雲; Sung, Tze-Yun |
| 中華大學 |
2010 |
Folded Reconfigurable Architecture for VLSI Wavelet Filter
|
宋志雲; Sung, Tze-Yun |
| 中華大學 |
2010 |
Multiplierless, Folded Reconfigurable Architecture for VLSI Wavelet Filter
|
宋志雲; Sung, Tze-Yun |
| 中華大學 |
2010 |
A Novel VLSI Linear Array for 2-D DCT/IDCT
|
宋志雲; Sung, Tze-Yun |
| 中華大學 |
2010 |
A Novel Linear Array for Discrete Cosine Transform
|
宋志雲; Sung, Tze-Yun |
| 中華大學 |
2010 |
Low-power and high-speed CORDIC-based split-radix FFT processor for OFDM systems
|
宋志雲; Sung, Tze-Yun |
| 中華大學 |
2010 |
Multiplierless, Reconfigurable Folded Architecture for VLSI Wavelet Filter
|
宋志雲; Sung, Tze-Yun |
| 中華大學 |
2010 |
Reconfigurable Architecture for VLSI 9/7-5/3 Wavelet Filter
|
宋志雲; Sung, Tze-Yun |
| 中華大學 |
2010 |
An Efficient VLSI Linear Array for DCT/IDCT Using Subband Decomposition Algorithm
|
宋志雲; Sung, Tze-Yun |
| 中華大學 |
2010 |
A Novel Linear Array for Discrete Cosine Transform
|
宋志雲; Sung, Tze-Yun |
| 中華大學 |
2010 |
Reconfigurable Architecture for VLSI 9/7-5/3 Wavelet Filter
|
宋志雲; Sung, Tze-Yun |
| 國立聯合大學 |
2009 |
High-SFDR and multiplierless direct digital frequency synthesizer
|
Sung, Tze-Yun; Hsin, Hsi-Chin; Ko, Lu-Ting |
| 國立聯合大學 |
2009 |
Low-power and high-SFDR direct digital frequency synthesizer based on hybrid CORDIC algorithm
|
Sung, Tze-Yun; Ko, Lyu-Ting; Hsin, Hsi-Chin |
| 國立聯合大學 |
2009 |
Quad-tree based adaptive wavelet packet image coding
|
Sung, Tze-Yun ; Hsin, Hsi-Chin |
| 國立聯合大學 |
2009 |
Reconfigurable VLSI architecture for FFT processor
|
Sung, Tze-Yun; Hsin, Hsi-Chin; Ko, Lu-Ting |
显示项目 31-55 / 195 (共8页) << < 1 2 3 4 5 6 7 8 > >> 每页显示[10|25|50]项目
|