English  |  正體中文  |  简体中文  |  0  
???header.visitor??? :  51069104    ???header.onlineuser??? :  1146
???header.sponsordeclaration???
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
???ui.leftmenu.abouttair???

???ui.leftmenu.bartitle???

???index.news???

???ui.leftmenu.copyrighttitle???

???ui.leftmenu.link???

"sung tze yun"???jsp.browse.items-by-author.description???

???jsp.browse.items-by-author.back???
???jsp.browse.items-by-author.order1??? ???jsp.browse.items-by-author.order2???

Showing items 121-145 of 195  (8 Page(s) Totally)
<< < 1 2 3 4 5 6 7 8 > >>
View [10|25|50] records per page

Institution Date Title Author
中華大學 2006 VLSI Implementation of Double- Rotation CORDIC Arithmetic (DRCA) 宋志雲; Sung, Tze-Yun
中華大學 2006 Two Fast Architectures for 2-D DWT and IDWT Using 4-Tap Daubechies Filters 宋志雲; Sung, Tze-Yun
中華大學 2006 A High-Efficient Line-Based Architecture for 2-D Discrete Wavelet Transform Based on Lifting Scheme Using 9/7 Wavelet Filters 宋志雲; Sung, Tze-Yun
中華大學 2006 VLSI Implementation of Memory-Efficiency Multiplierless DCT and IDCT Processors 宋志雲; Sung, Tze-Yun
中華大學 2006 A Parallel and Pipelined Architecture for 2-D CORDIC-Based Inverse Discrete Cosine Transform 宋志雲; Sung, Tze-Yun
中華大學 2006 Low-Power and High-Speed Architectures for 2-D DCT and IDCT Based on CORDIC Rotation 宋志雲; Sung, Tze-Yun
中華大學 2006 VLSI Implementation of A High-Efficient and Cost-Effective LCD Signal Processor 宋志雲; Sung, Tze-Yun
中華大學 2006 The Closed-loop Control for Dual-Output Boost Converter with Single Inductor 宋志雲; Sung, Tze-Yun
中華大學 2006 Memory-Efficient and Fast Architectures for Forward and Inverse DCT with Multiplierless Operation 宋志雲; Sung, Tze-Yun
中華大學 2006 Memory-Efficient and High-Speed Split-Radix FFT/IFFT Processor Based on Pipelined CORDIC Rotations 宋志雲; Sung, Tze-Yun
中華大學 2006 A High-Efficient and Cost-Effective LCD Signal Processor 宋志雲; Sung, Tze-Yun
中華大學 2005 Design and Analysis of a High-Speed Sine/Cosine Generator in OFDM System 宋志雲; Sung, Tze-Yun
中華大學 2005 A Parallel and Pipelined Architecture for Fast Three-Dimensional Rotation Using Double Rotation CORDIC Algorithm in Graphic Engine 宋志雲; Sung, Tze-Yun
中華大學 2005 An Efficient 8×8 2-D DCT /IDCT Core Processor for Image Data Compression 宋志雲; Sung, Tze-Yun
中華大學 2005 FPGA Implementation of a High-Speed CORDIC-Based Sine and Cosine Generator for OFDM Systems 宋志雲; Sung, Tze-Yun
中華大學 2005 The Quantization Effects of CORDIC Arithmetic with Expanding the Convergence Range 宋志雲; Sung, Tze-Yun
中華大學 2005 Two Fast Architectures for Two-Dimensional Discrete Wavelet Transform and Its Inversion Using Direct Form 宋志雲; Sung, Tze-Yun
中華大學 2005 Design of a High-Speed Sine and Cosine Generator Based on Double-Rotation CORDIC Algorithm in OFDM System 宋志雲; Sung, Tze-Yun
中華大學 2005 Design and Analysis of Pipelined Discrete Wavelet Transform Architectures 宋志雲; Sung, Tze-Yun
中華大學 2005 Hardware Implementation of Fast 3-D Rotation Using Double Rotation CORDIC Algorithm in Graphic Engine 宋志雲; Sung, Tze-Yun
中華大學 2005 VLSI Implementation of Pipelined Architectures for 2-D Discrete Wavelet Transform and Its Inversion 宋志雲; Sung, Tze-Yun
中華大學 2005 A Full Band Low Power Low Phase Noise LC VCO with RF CMOS Varactor 宋志雲; Sung, Tze-Yun
中華大學 2005 A Free Jitter Phase Frequency Detector with Negligible Dead Zone 宋志雲; Sung, Tze-Yun
中華大學 2005 VLSI Implementation of a CORDIC-Based 2-D Discrete Cosine Transform and Its Inverse 宋志雲; Sung, Tze-Yun
中華大學 2005 Design and Implementation of LCD Monitor/TV Signal Processor 宋志雲; Sung, Tze-Yun

Showing items 121-145 of 195  (8 Page(s) Totally)
<< < 1 2 3 4 5 6 7 8 > >>
View [10|25|50] records per page