English  |  正體中文  |  简体中文  |  總筆數 :0  
造訪人次 :  51989859    線上人數 :  827
教育部委託研究計畫      計畫執行:國立臺灣大學圖書館
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
關於TAIR

瀏覽

消息

著作權

相關連結

"tai cheng lee"的相關文件

回到依作者瀏覽
依題名排序 依日期排序

顯示項目 51-77 / 77 (共2頁)
<< < 1 2 
每頁顯示[10|25|50]項目

機構 日期 題名 作者
臺大學術典藏 2018-09-10T08:19:08Z A 0.02-mm2 9-bit 50-MS/s Cyclic ADC in a 90-nm Digital CMOS Technology Yen-Chuan Huang;Tai-Cheng Lee; Yen-Chuan Huang; Tai-Cheng Lee; TAI-CHENG LEE
臺大學術典藏 2018-09-10T08:19:08Z A 0.02-mm2 9-bit 50-MS/s Cyclic ADC in a 90-nm Digital CMOS Technology Yen-Chuan Huang;Tai-Cheng Lee; Yen-Chuan Huang; Tai-Cheng Lee; TAI-CHENG LEE
臺大學術典藏 2018-09-10T08:19:08Z A 0.02-mm2 9-bit 50-MS/s Cyclic ADC in a 90-nm Digital CMOS Technology Yen-Chuan Huang;Tai-Cheng Lee; Yen-Chuan Huang; Tai-Cheng Lee; TAI-CHENG LEE
臺大學術典藏 2018-09-10T08:19:08Z A 320-MHz CMOS Continuous-Time ΔΣ Modulator With 5-MHz Signal Bandwidth and 8.3-bit ENOB K-T Chen;T-C Lee; K-T Chen; T-C Lee; TAI-CHENG LEE
臺大學術典藏 2018-09-10T07:43:05Z A Low-Jitter 8GHz to 10GHz Distributed DLL for Multiple-Phase Clock Generation K-J Hsian;Tai-Cheng Lee; K-J Hsian; Tai-Cheng Lee; TAI-CHENG LEE
臺大學術典藏 2018-09-10T07:43:05Z A Low-Jitter 8GHz to 10GHz Distributed DLL for Multiple-Phase Clock Generation K-J Hsian;Tai-Cheng Lee; K-J Hsian; Tai-Cheng Lee; TAI-CHENG LEE
臺大學術典藏 2018-09-10T07:43:05Z A Low-Jitter 8GHz to 10GHz Distributed DLL for Multiple-Phase Clock Generation K-J Hsian;Tai-Cheng Lee; K-J Hsian; Tai-Cheng Lee; TAI-CHENG LEE
臺大學術典藏 2018-09-10T07:09:32Z A 6-bit Pipelined Analog-to-Digital Converter with Current-Switching Open-Loop Residue Amplification Feng-Chiu Hsieh;Tai-Cheng; Feng-Chiu Hsieh; Tai-Cheng; TAI-CHENG LEE
臺大學術典藏 2018-09-10T07:09:32Z An 833-MHz 132-Phase Multiphase Clock Generator with Self-Calibration Circuits Shih-Chun Lin;Tai-Cheng Lee; Shih-Chun Lin; Tai-Cheng Lee; TAI-CHENG LEE
臺大學術典藏 2018-09-10T07:09:32Z An 833-MHz 132-Phase Multiphase Clock Generator with Self-Calibration Circuits Shih-Chun Lin;Tai-Cheng Lee; Shih-Chun Lin; Tai-Cheng Lee; TAI-CHENG LEE
臺大學術典藏 2018-09-10T07:09:32Z An 833-MHz 132-Phase Multiphase Clock Generator with Self-Calibration Circuits Shih-Chun Lin;Tai-Cheng Lee; Shih-Chun Lin; Tai-Cheng Lee; TAI-CHENG LEE
臺大學術典藏 2018-09-10T07:09:31Z A Fully Integrated 36MHz to 230MHz Multiplying DLL with Adaptive Current Tuning K-J Hsiao; T-C Lee; TAI-CHENG LEE
臺大學術典藏 2018-09-10T06:37:54Z A Fully Integrated 36MHz to 230MHz Multiplying DLL with Adaptive Current Tuning K-J Hsiao; T-C Lee; TAI-CHENG LEE
臺大學術典藏 2018-09-10T06:37:53Z A Delay-Line-Based GFSK Demodulator for Low-IF Receivers H-S Kao; M-J Yang; T-C Lee; TAI-CHENG LEE
臺大學術典藏 2018-09-10T06:03:18Z A Spur-Suppression Technique for Phase-Locked Frequency Synthesizers W.-L. Lee; TAI-CHENG LEE; T.-C. Lee
臺大學術典藏 2018-09-10T06:03:17Z A Mixed-Signal GFSK Demodulator for Bluetooth T.-C. Lee; C.-C. Chen; TAI-CHENG LEE
臺大學術典藏 2018-09-10T06:03:17Z The design and analysis of a Miller Divider Based Clock Generator for MBOA-UWB Application T.-C. Lee; Y.-C. Huang; TAI-CHENG LEE
臺大學術典藏 2018-09-10T06:03:17Z The design and analysis of a DLL-Based Frequency Synthesizer for UWB Application T.-C. Lee; K.-J. Hsiao; TAI-CHENG LEE
臺大學術典藏 2018-09-10T05:29:20Z A Linear-Approximation Technique for Digitally-Calibrated Pipelined ADCs D. L. Shen; T. C. Lee; TAI-CHENG LEE
臺大學術典藏 2018-09-10T05:29:20Z An Optimization Technique for RF Buffers with Active Inductors T. C. Lee; Y. C. Huang; TAI-CHENG LEE
臺大學術典藏 2018-09-10T05:29:20Z A DLL-Based Frequency Multiplier For MBOA-UWB System T. C. Lee; K-J Hsiao; TAI-CHENG LEE
臺大學術典藏 2018-09-10T05:29:20Z A Miller Divider Based Clock Generator for MBOA-UWB Application T. C. Lee; Y. C. Huang; TAI-CHENG LEE
臺大學術典藏 2018-09-10T05:29:20Z A Stabilization technique for phase-locked frequency synthesizers T-C Lee; B. Razavi; TAI-CHENG LEE
臺大學術典藏 2018-09-10T04:59:51Z 6 bits 500-Ms/s Digital Self-Calibrated Pipelined Analog-to-Digital Converter Y. H. Chen; T. C. Lee; TAI-CHENG LEE
臺大學術典藏 2018-09-10T04:59:51Z An 8-bit 2-V 2-mW 0.25-mm2 CMOS DAC H. C. Wang; H. S. Kao; T. C. Lee; TAI-CHENG LEE
臺大學術典藏 2018-09-10T03:50:57Z A Stabilization Technique for Phase-Locked Frequency Synthesizers TAI-CHENG LEE; B. Razavi; T. C. Lee
臺大學術典藏 2018-09-10T03:50:57Z High-Speed CMOS Circuits for Gigabit Ethernet T. C. Lee; TAI-CHENG LEE

顯示項目 51-77 / 77 (共2頁)
<< < 1 2 
每頁顯示[10|25|50]項目