|
"tai ya hsiang"的相关文件
显示项目 156-165 / 203 (共21页) << < 11 12 13 14 15 16 17 18 19 20 > >> 每页显示[10|25|50]项目
| 國立交通大學 |
2014-12-08T15:14:31Z |
Investigation of source-follower type analog buffer using low temperature poly-Si TFTs
|
Chen, Bo-Ting; Tai, Ya-Hsiang; Wei, Ying-Jyun; Wei, Kai-Fang; Tsai, Chun-Chien; Huang, Chun-Yao; Kuo, Yu-Ju; Cheng, Huang-Chung |
| 國立交通大學 |
2014-12-08T15:13:37Z |
Statistical study on the temperature dependence of the turn-on characteristics for p-type LTPS TFTs
|
Kuo, Yan-Fu; Tai, Ya-Hsiang |
| 國立交通大學 |
2014-12-08T15:13:02Z |
A statistical model for simulating the effect of UPS TFT device variation for SOP applications
|
Tai, Ya-Hsiang; Huang, Shih-Che; Chen, Wan-Ping; Chao, Yu-Te; Chou, Yen-Pang; Peng, Guo-Feng |
| 國立交通大學 |
2014-12-08T15:12:56Z |
Elimination of photoleakage current in poly-Si TFTs using a metal-shielding structure
|
Lu, Hau-Yan; Chang, Ting-Chang; Liu, Po-Tsun; Li, Hung-Wei; Hu, Chin-Wei; Lin, Kun-Chih; Tai, Ya-Hsiang; Chi, Sien |
| 國立交通大學 |
2014-12-08T15:12:18Z |
Reduction of photoleakage current in polycrystalline silicon thin-film transistor using NH(3) plasma treatment on buffer layer
|
Lu, Hau-Yan; Chang, Ting-Chang; Liu, Po-Tsun; Li, Hung-Wei; Hu, Chin-Wei; Lin, Kun-Chin; Wang, Chao-Chun; Tai, Ya-Hsiang; Chi, Sien |
| 國立交通大學 |
2014-12-08T15:12:16Z |
Variation and mismatch effects of the low-temperature poly-Si TFTs on the circuit for the X-ray active matrix sensor
|
Tai, Ya-Hsiang; Huang, Shih-Che; Su, Ko-Ching; Tseng, Chen-Yeh |
| 國立交通大學 |
2014-12-08T15:12:05Z |
Capacitance-voltage behaviors of the LTPS TFTs before and after DC stress explained by the slicing model
|
Kuo, Yan-Fu; Huang, Shih-Che; Chao, Yu-Te; Tai, Ya-Hsiang |
| 國立交通大學 |
2014-12-08T15:12:04Z |
Highly reliable integrated amorphous silicon thin film transistors gate driver
|
Liu, Chin-Wei; Tai, Ya-Hsiang |
| 國立交通大學 |
2014-12-08T15:12:03Z |
Charge-Trapping-Induced Parasitic Capacitance and Resistance in SONOS TFTs Under Gate Bias Stress
|
Lin, Chia-Sheng; Chen, Ying-Chung; Chang, Ting-Chang; Jian, Fu-Yen; Li, Hung-Wei; Chen, Shih-Ching; Chuang, Ying-Shao; Chen, Te-Chih; Tai, Ya-Hsiang; Lee, Ming-Hsien; Chen, Jim-Shone |
| 國立交通大學 |
2014-12-08T15:12:02Z |
A low temperature polycrystalline silicon thin film transistor phase locked loop circuit used for clock regeneration
|
Tai, Ya-Hsiang; Tseng, Chen-Yeh |
显示项目 156-165 / 203 (共21页) << < 11 12 13 14 15 16 17 18 19 20 > >> 每页显示[10|25|50]项目
|