English  |  正體中文  |  简体中文  |  總筆數 :2822924  
造訪人次 :  30055929    線上人數 :  965
教育部委託研究計畫      計畫執行:國立臺灣大學圖書館
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
關於TAIR

瀏覽

消息

著作權

相關連結

"y l tseng"的相關文件

回到依作者瀏覽
依題名排序 依日期排序

顯示項目 1-40 / 40 (共1頁)
1 
每頁顯示[10|25|50]項目

機構 日期 題名 作者
臺大學術典藏 2018-09-10T07:09:35Z Miniature Modules for Multi-lead ECG Recording Y.-L. Tseng; H.-W. Chiu; T.-H. Lin; F.-S. Jaw; TSUNG-HSIEN LIN
國立中山大學 2006-10 Phase-adjustable pipelining ROM-less direct digital frequency synthesizer with a 41.66 MHz Output Frequency C.C. Wang;J.M. Huang;Y.L. Tseng;W.J. Lin;R. Hu
國立中山大學 2006 Phase-adjustable pipelining ROM-less direct digital frequency synthesizer with a 41.66 MHz Output Frequency C.C. Wang;J.M. Huang;Y.L. Tseng;W.J. Lin;R. Hu
國立中山大學 2005-5 Wideband 70dB CMOS digital variable gain amplifier design for DVB-T receiver’s AGC C.C. Wang;C.L. Lee;L.P. Lin;Y.L. Tseng
國立中山大學 2005-12 Low-power small-area digital I/O cell C.C. Wang;C.L. Lee;Y.L. Tseng;C.S. Chen;R. Hu
國立中山大學 2005-11 10-bit 80 Msps ADC using closed-loop MDACs for DVB-T receivers C.C. Wang;Y.L. Tseng;S.F. Hong;K.T. Cheng
國立中山大學 2005-11 A 19-T full adder with high impedance circuits and conflict circuits for mobile devices’ controllers C.C. Wang;Y.L. Tseng;Y.S. Chang
國立中山大學 2005-03 A temperature-insensitive self-recharging circuitry used in DRAMs C.C. Wang; Y.L. Tseng; C.C. Chiu
國立中山大學 2005 Low-power small-area digital I/O cell C.C. Wang;C.L. Lee;Y.L. Tseng;C.S. Chen;R. Hu
國立中山大學 2005 A temperature-insensitive self-recharging circuitry used in DRAMs C.C. Wang;Y.L. Tseng;C.C. Chiu
國立中山大學 2004-12 A 1.2 GHz programmable DLL-based frequency multiplier for wireless applications C.C. Wang;Y.L. Tseng;H.C. She;R. Hu
國立中山大學 2004-09 A 4-Kb 500-MHz 4-T CMOS SRAM using low-VTHN bitline drivers and high-VTHP latches C.C. Wang;Y.L. Tseng;H.Y. Leo;R. Hu
國立中山大學 2004-09 A 13-bit resolution ROM-less direct digital frequency synthesizer based on a trigonometric quadruple angle formula C.C. Wang;Y.L. Tseng;H.C. She;C.C. Li;R. Hu
國立中山大學 2004-05 High-PSR bias circuitry for NTSC sync separation C.C. Wang;Y.L. Tseng;T.J. Lee;R. Hu
國立中山大學 2004 A 4-Kb 500-MHz 4-T CMOS SRAM using low-VTHN bitline drivers and high-VTHP latches C.C. Wang;Y.L. Tseng;H.Y. Leo;R. Hu
國立中山大學 2004 A 13-bit resolution ROM-less direct digital frequency synthesizer based on a trigonometric quadruple angle formula C.C. Wang;Y.L. Tseng;H.C. She;C.C. Li;R. Hu
國立中山大學 2004 A 1.2 GHz programmable DLL-based frequency multiplier for wireless applications C.C. Wang;Y.L. Tseng;H.C. She;R. Hu
國立中山大學 2003-12 Codec Design for Variable-Length to Fixed-Length Data Compression by Using Mutli-Symbol Encoding C.C. Wang;Y.L. Tseng;C.C. Chen
國立中山大學 2003-12 Dual-Polarity High Voltage Generator Design for Non-Volatile Memories C.C. Wang;Y.L. Tseng;T.H. Chen;R. Hu
國立中山大學 2003-11 Low-Variation 1.0 MHz Clock Generator with Temperature Compensation Bias C.C. Wang;Y.L. Tseng;T.J. Lee;R. Hu
國立中山大學 2003-11 Low-cost NTSC Digital Video Decoder Using 4θ-based DDFS C.C. Wang;Y.L. Tseng;C.C. Chen;C.S. Chen
國立中山大學 2003-09 A 1.25 GHz 32-bit tree-structured carry lookahead adder using modified ANT logic C.C. Wang; Y.L. Tseng; P.M. Lee; R.C. Lee; C.J. Huang
國立中山大學 2003-08 38.9 µW/MHz small-area digital I/O cell C.C. Wang;Y.L. Tseng;C.S. Chen;R. Hu
國立中山大學 2003-08 A 1.26ns access time current-mode sense amplifier design for SRAMs C.C. Wang;Y.L. Tseng;C.C. Li;R. Hu
國立中山大學 2003-08 58 MHz/V sensitivity CMOS voltage-to-frequency converter using a current-mode voltage window comparator C.C. Wang;Y.L. Tseng;C.C. Li;R. Hu
國立中山大學 2003-08 A phase-adjustable ROM-less direct digital frequency synthesizer with 41.66 MHz output frequency C.C. Wang;Y.L. Tseng;W.J. Lin;R. Hu
國立中山大學 2003-02 Switched-Current 3-bit CMOS Wideband Random Signal Generator C.C. Wang;Y.L. Tseng;H.C. Cheng;R. Hu
國立中山大學 2003 A 1.25 GHz 32-bit tree-structured carry lookahead adder using modified ANT logic C.C. Wang;Y.L. Tseng;P.M. Lee;R.C. Lee;C.J. Huang
國立中山大學 2002-05 A fast inner product processor implementation for multi-valued exponential bidirectional associative memories C.C. Wang;Y.L. Tseng;Y.P. Chen;C.J. Huang
中原大學 2001-9-24 DEM Analysis of the Effect of Particle Size Distribution on the Screening Process Tung, K. L.;C. H. Chang;Y. L. Tseng;
中原大學 2001-12-7 DEM Analysis of the Effect of Particle Size Distribution on the Screening Process Tung, K. L.;C. H. Chang;Y. L. Tseng;
國立中山大學 2001-12 Robust reference clock generator design for DDR synchronous devices C.C. Wang;Y.L. Tseng;C.W. Chen
國立中山大學 2001-09 A 1.0 GHz clock generator design with a negative delay using a single-shot locking method C.C. Wang;Y.L. Tseng;R.S. Kao
國立中山大學 2000-09 A low-cost quadrature decoder/counter interface integrated circuit for AC induction motor server control C.C. Wang;P.M. Lee;Y.L. Tseng;C.F. Wu
國立中山大學 2000-08 FPGA-based system prototyping for smart battery management of mobile handsets C.C. Wang;Y.H. Hsueh;Y.L. Tseng;S.K. Huang
國立中山大學 2000 A low-cost quadrature decoder/counter interface integrated circuit for AC induction motor server control C.C. Wang;P.M. Lee;Y.L. Tseng;C.F. Wu
國立中山大學 1999-12 Universal current integration module IC design for smart battery management of mobile handsets C.C. Wang;Y.H. Hsueh;Y.L. Tseng;S.K. Huang;S.F. Hsiao
國立中山大學 1999-12 Universal Current Integration Module IC Design for Smart Battery Management of Mobile Hansets C.C. Wang; Y.L. Tseng; Y.H. Hsueh; S.K. Huang; S.F. Hsiao
國立中山大學 1998-08 A quadrature decoder/counter interface IC for AC inductor motor server control C.C. Wang;Y.L. Tseng
國立中山大學 1998-04 Design of fast dynamic CMOS comparators with fewer transistor count C.F. Wu;C.C. Wang;Y.L. Tseng;C.H. Kao

顯示項目 1-40 / 40 (共1頁)
1 
每頁顯示[10|25|50]項目