English  |  正體中文  |  简体中文  |  2823486  
???header.visitor??? :  30316138    ???header.onlineuser??? :  941
???header.sponsordeclaration???
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
???ui.leftmenu.abouttair???

???ui.leftmenu.bartitle???

???index.news???

???ui.leftmenu.copyrighttitle???

???ui.leftmenu.link???

"yang wei bin"???jsp.browse.items-by-author.description???

???jsp.browse.items-by-author.back???
???jsp.browse.items-by-author.order1??? ???jsp.browse.items-by-author.order2???

Showing items 41-65 of 79  (4 Page(s) Totally)
<< < 1 2 3 4 > >>
View [10|25|50] records per page

Institution Date Title Author
淡江大學 2012 A Robust Oscillator for Embedded System without External Crystal Yang, Wei-Bin; Wang, Chi-Hsiung; Chou, I-Ting
淡江大學 2011-12-14 Temperature Insensitive Current Reference for the 6.27 MHz Oscillator Yang, Wei-bin; Huang, Zheng-yi; Cheng, Ching-tsan; Lo, Yu-lung
淡江大學 2011-12-13 Supply Voltage and Temperature Insensitive Current Reference for the 4 MHz Oscillator Wang, Chi-hsiung; Lin, Cheng-feng; Yang, Wei-bin; Lo, Yu-lung
淡江大學 2011-12 A New Temperature Independent Current Controlled Oscillator Huang, Zheng-yi; Chiang, Jen-shiun; Yang, Wei-bin; Wang, Chi-hsiung
淡江大學 2011-10 A synthesizable pseudo fractional-N clock generator with improved duty cycle output Yang, Wei-Bin; Hsieh, Chang-Yo
淡江大學 2011-06-20 The High-Performance and Low-Power CMOS Output Driver Design Yang, Wei-bin; Liao, Pei-hsuan; Wang, Chi-hsiung; Cheng, Ching-tsan
淡江大學 2011-01 A 0.5 V 320 MHz 8 bit×8 bit pipelined multiplier in 130 nm CMOS process Yang, Wei-Bin; Liao, Chao-Cheng; Liang, Yung-Chih
淡江大學 2011 The High-Performance and Low-Power CMOS Output Driver Design Cheng, Ching-tsan; Wang, Chi-hsiung; Liao, Pei-hsuan; Yang, Wei-bin; Lo, Yu-lung
淡江大學 2010-11-21 A New Dynamic Fast-Settling Low Dropout Regulator with Programmable Output Voltage Yang, Wei-bin; Shen, Jsung-mo; Chang, Hsiang-hsiung; Lo, Yu-lung
淡江大學 2010-09 High Efficiency Concurrent Embedded Block Coding Architecture for JPEG 2000 Lin, Tsung-Da; Yang, Wei-Bin; Hsieh, Chang-Yu
淡江大學 2010-03 A Pseudo Fractional-N Clock Generator with 50% Duty Cycle Output Yang, Wei-Bin; Lo, Yu-Lung; Chao, Ting-Sheng
淡江大學 2009-12 A Low Power Multi-Voltage Control Technique with Fast-Settling Mechanism for Low Dropout Regulator Shen, Jsung-mo; Yang, Wei-bin; Hsieh, Chang-yu; Lo, Yu-lung
淡江大學 2009-12 A Pseudo Fractional-N and Multiplier Clock Generator with 50% Duty Cycle Output Using Low Power Phase Combination Controller Gao, Wan-lun; Yang, Wei-bin; Lo, Yu-lung
國立高雄師範大學 2009-12 A Pseudo Fractional-N and Multiplier Clock Generator with 50% Duty Cycle Output Using Low Power Phase Combination Controller Wan-Lun Gao;Yang Wei-Bin;Yu-Lung Lo; 羅有龍
淡江大學 2009-09 Designing Ultra-Low Voltage PLL Using a Bulk-Driven Technique Chao, Ting-sheng; Lo, Yu-lung; Yang, Wei-bin; Cheng, Kuo-hsing
淡江大學 2009-08 A Multi-Voltage Control Technique with Fast-Settling Mechanism for Low Dropout Regulator Shen, Jsung-mo; Yang, Wei-bin; Hsieh, Chang-yu; Lo, Yu-lung
淡江大學 2009-06 High-Speed and Ultra-Low-Voltage Divide-by-4/5 Counter for Frequency Synthesizer Lo, Yu-lung; Yang, Wei-bin; Chao, Ting-sheng; Cheng, Kuo-hsing
淡江大學 2009-05 Designing an Ultralow-Voltage Phase-Locked Loop Using a Bulk-Driven Technique Lo, Yu-lung; Yang, Wei-bin; Chao, Ting-sheng; Cheng, Kuo-hsing
淡江大學 2008-11 A 320-MHz 8bit × 8bit pipelined multiplier in ultra-low supply voltage Liang, Yung-chih; Huang, Ching-ji; Yang, Wei-bin
淡江大學 2008-09-01 時脈產生器以及相關之鎖相迴路與時脈產生方法 郭書菖; Kuo, Shu-chang; 楊維斌; Yang, Wei-bin; 鄭國興; Cheng, Kuo-Hsing
淡江大學 2008-07 A New Low Power, High Speed Double-Edge Triggered Flip-Flop Wu, Chung-Lin; Yang, Wei-Bin; Rau, Jiann-Chyi; Wang, Chi-Hsiung
淡江大學 2008-04-16 A Spread-Spectrum Clock Generator Using Fractional-N PLL Controlled Delta-Sigma Modulator for Serial-ATA III Cheng, Kuo-hsing; Hung, Cheng-liang; Chang, Chih-hsien; Lo, Yu-lung; Yang, Wei-bin; Miaw, Jiunn-way
淡江大學 2007-04 A 30Phase 500MHz PLL for 3X Over-Sampling Clock Data Recovery Cheng, Kuo-Hsing; Chen, Chao-An; Yang, Wei-Bin; Cho, Feng-Hsin
淡江大學 2006-12 A New Dynamic Floating Input D Flip-Flop (DFIDFF) for High Speed and Ultra Low Voltage Divided-by 4/5 Prescaler Jau, Ting-sheng; Yang, Wei-bin; Lo, Yu-lung
淡江大學 2006-12 Analysis and Design of High Performance, Low Power Multiple Ports Jau, Ting-sheng; Yang, Wei-bin; Chang, Chung-yu

Showing items 41-65 of 79  (4 Page(s) Totally)
<< < 1 2 3 4 > >>
View [10|25|50] records per page