English  |  正體中文  |  简体中文  |  2823486  
???header.visitor??? :  30318666    ???header.onlineuser??? :  557
???header.sponsordeclaration???
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
???ui.leftmenu.abouttair???

???ui.leftmenu.bartitle???

???index.news???

???ui.leftmenu.copyrighttitle???

???ui.leftmenu.link???

"yang wei bin"???jsp.browse.items-by-author.description???

???jsp.browse.items-by-author.back???
???jsp.browse.items-by-author.order1??? ???jsp.browse.items-by-author.order2???

Showing items 66-79 of 79  (4 Page(s) Totally)
<< < 1 2 3 4 > >>
View [10|25|50] records per page

Institution Date Title Author
淡江大學 2006-05 The new improved pseudo fractional-N clock generator with 50% duty cycle Kuo, Shu-chang; Hung, Tzu-chien; Yang, Wei-bin
淡江大學 2005-09-23 Programmable fractional-N clock generators 郭書菖; Kuo, Shu-chang; 楊維斌; Yang, Wei-bin; 鄭國興; Cheng, Kuo-Hsing
淡江大學 2005-08-29 The New Approach of Programmable Pseudo Fractional-N Clock Generator for GHz Operation with 50% Duty Cycle Yang, Wei-bin; Kuo, Shu-chang; Chu, Yuan-hua; Cheng, Kuo-hsing
淡江大學 2004-05 A Dual-slope Phase Frequency Detector and Charge Pump Architecture to Achieve Fast Locking of Phase-Locked Loop Cheng, Kuo-hsing; Yang, Wei-bin; Ying, Cheng-ming
淡江大學 2003-11 A Dual-Slope Phase Frequency Detector and Charge Pump Architecture to Achieve Fast Locking of Phase-Locked Loop Cheng, Kuo-hsing; Yang, Wei-bin; Ying, Cheng-ming
淡江大學 2001-09 A difference detector PFD for low jitter PLL 鄭國興; Cheng, Kuo-hsing; Yao, Tse-hua; Jiang, Shu-yu; Yang, Wei-bin
淡江大學 2001-05-06 A low-power high driving ability voltage control oscillator used in PLL 鄭國興; Cheng, Kuo-hsing; Yang, Wei-bin; Chung, Chun-fu
淡江大學 1999-09-05 The suggestion for CFS CMOS buffer Cheng, Kuo-hsing; Yang, Wei-bin
淡江大學 1999-08 A Low-Power CMOS Output Buffer Cheng, Kuo-Hsing; Yang, Wei-Bin
淡江大學 1999-03 The charge-transfer feedback-controlled split-path CMOS buffer Cheng, Kuo-hsing; Yang, Wei-bin; Huang, Hong-yi
淡江大學 1997-11-29 Low-voltage-swing low-power CMOS buffer 鄭國興; Cheng, Kuo-hsing; Yang, Wei-bin
淡江大學 1997-08-21 A 1.2V 32-bit CMOS adder design using convertional 5V CMOS process 鄭國興; Cheng, Kuo-hsing; Yang, Wei-bin; Laiw, Yii-yih
淡江大學 1997-08 The Charge-Transfer Feedback-Controlled Split-Path CMOS Buffer Cheng, Kuo-Hsing; Yang, Wei-Bin; Huang, Hong-Yi
淡江大學 1997-08 A 1.2V 32-bit CMOS Adder Design Using Conventional 5V CMOS Process Cheng, Kuo-Hsing; Yee, Liow Yu; Liaw, Yii-Yih; Yang, Wei-Bin

Showing items 66-79 of 79  (4 Page(s) Totally)
<< < 1 2 3 4 > >>
View [10|25|50] records per page