English  |  正體中文  |  简体中文  |  总笔数 :2850494  
造访人次 :  44569677    在线人数 :  743
教育部委托研究计画      计画执行:国立台湾大学图书馆
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
关于TAIR

浏览

消息

著作权

相关连结

跳至: [ 中文 ] [ 数字0-9 ] [ A B C D E F G H I J K L M N O P Q R S T U V W X Y Z ]
请输入前几个字:   

显示项目 90626-90675 / 2342286 (共46846页)
<< < 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 > >>
每页显示[10|25|50]项目

机构 日期 题名 作者
臺大學術典藏 2019-10-31T07:12:34Z A 0.6 V 1.63 fJ/c.-s. Detective Open-Loop Dynamic System Buffer for SAR ADC in Zero-Capacitor TDDI System HSIN-SHU CHEN;Hsin-Shu Chen;Li-Yu Huang;Yao-Sheng Hu; Yao-Sheng Hu; Li-Yu Huang; Hsin-Shu Chen; HSIN-SHU CHEN
國立臺灣師範大學 2014-10-30T09:28:43Z A 0.6 V low-power 3.5 GHz CMOS low noise amplifier for WiMAX applications Jeng-Han Tsai; Yi-Jhang Lin; Hao-Chun Yu
國立臺灣師範大學 2014-10-30T09:28:43Z A 0.6 V low-power 3.5 GHz CMOS low noise amplifier for WiMAX applications Jeng-Han Tsai; Yi-Jhang Lin; Hao-Chun Yu
臺大學術典藏 2018-09-10T07:43:05Z A 0.6 V low-power wide-range delay-locked loop in 0.18 µm CMOS C.-T. Lu;H.-H. Hsieh;L.-H. Lu; C.-T. Lu; H.-H. Hsieh; L.-H. Lu; LIANG-HUNG LU
臺大學術典藏 2009 A 0.6 V low-power wide-range delay-locked loop in 0.18 ?m CMOS Lu, Chung-Ting; Hsieh, Hsieh-Hung; Lu, Liang-Hung; Lu, Chung-Ting; Hsieh, Hsieh-Hung; Lu, Liang-Hung
國立臺灣大學 2009 A 0.6 V low-power wide-range delay-locked loop in 0.18 ?m CMOS Lu, Chung-Ting; Hsieh, Hsieh-Hung; Lu, Liang-Hung
臺大學術典藏 2020-06-11T06:16:55Z A 0.6 v low-power wide-range delay-locked loop in 0.18 μm CMOS Lu, C.-T.;Hsieh, H.-H.;Lu, L.-H.; Lu, C.-T.; Hsieh, H.-H.; Lu, L.-H.; LIANG-HUNG LU
國立交通大學 2015-07-21T08:28:48Z A 0.6 V Resistance-Locked Loop Embedded Digital Low Dropout Regulator in 40 nm CMOS With 80.5% Power Supply Rejection Improvement Chiu, Chao-Chang; Huang, Po-Hsien; Lin, Moris; Chen, Ke-Horng; Lin, Ying-Hsi; Tsai, Tsung-Yen; Lee, Chen Chao-Cheng
國立交通大學 2015-07-21T08:31:28Z A 0.6 V, 1.66mW Energy Harvester and Audio Driver for Tympanic Membrane Transducer with Wirelessly Optical Signal and Power Transfer Jian, Jhong-Ting; Song, Yu-Lin; Lee, Chia-Fone; Chou, Yuan-Fang; Cheni, Wei-Zen
國立臺灣大學 2008 A 0.6 V, 4.32 mW, 68 GHz Low Phase-Noise VCO With Intrinsic-Tuned Technique in 0.13 μm CMOS Chen, Hsien-Ku; Chen, Hsien-Jui; Chang, Da-Chiang; Juang, Ying-Zong; Lu, Shey-Shi
臺大學術典藏 2003-06 A 0.6-22-GHz broadband CMOS distributed amplifier Liu, Ren-Chieh; Deng, Kuo-Liang; Wang, Huei; Liu, Ren-Chieh; Deng, Kuo-Liang; Wang, Huei
國立臺灣大學 2003-06 A 0.6-22-GHz broadband CMOS distributed amplifier Liu, Ren-Chieh; Deng, Kuo-Liang; Wang, Huei
臺大學術典藏 2022-03-22T15:04:56Z A 0.6-dB Low Loss and 3-165 GHz Wideband Phase Difference Sub-THz Coupler in 0.18-&#x03BC;m CMOS Chang, Yu Hsiang; Hsieh, Cheng Hung; Cheng, Shi Peng; Li, Yiming; Samukawa, Seiji; TZONG-LIN WU; Tsai, Zuo Min
國立交通大學 2014-12-08T15:32:53Z A 0.6-V 0.33-mW 5.5-GHz Receiver Front-End Using Resonator Coupling Technique Li, Chun-Hsing; Liu, Yen-Lin; Kuo, Chien-Nan
臺大學術典藏 2020-08-05T02:45:27Z A 0.6-V 0.33-mW 5.5-GHz receiver front-end using resonator coupling technique CHUN-HSING LI; Chun-Hsing Li;Yen-Lin Liu;and Chien-Nan Kuo;CHUN-HSING LI; Chun-Hsing Li; Yen-Lin Liu; and Chien-Nan Kuo; CHUN-HSING LI
國立交通大學 2014-12-08T15:22:05Z A 0.6-V 30 GHz CMOS Quadrature VCO Using Microwave 1:1:1 Trifilar Transformer Syu, Jin-Siang; Lu, Hsi-Liang; Meng, Chinchun
臺大學術典藏 2020-06-11T06:31:43Z A 0.6-V 336-μW 5-GHz LNA using a low-voltage and gain-enhancement architecture Hsieh, C.-L.;Wu, M.-H.;Cheng, J.-H.;Tsai, J.-H.;Huang, T.-W.; Hsieh, C.-L.; Wu, M.-H.; Cheng, J.-H.; Tsai, J.-H.; Huang, T.-W.; TIAN-WEI HUANG
臺大學術典藏 2020-06-11T06:16:54Z A 0.6-V delta-sigma ADC wih 57-dB dynamic range Wei, C.-H.;Lu, L.-H.; Wei, C.-H.; Lu, L.-H.; LIANG-HUNG LU
臺大學術典藏 2018-09-10T08:19:08Z A 0.6-V delta-sigma ADC with 57-dB dynamic range C.-H. Wei;L.-H. Lu; C.-H. Wei; L.-H. Lu; LIANG-HUNG LU
國立臺灣科技大學 2010 A 0.6-V LOW-POWER ARMSTRONG VCO IN 0.18 mu M CMOS Liu, C.C.;Jang, S.L.;Chen, J.J.;Juang, M.H.
臺大學術典藏 2019-10-31T07:12:34Z A 0.6V 1.63fJ/c.-s. Detective Open-Loop Dynamic System Buffer for SAR ADC in Zero-Capacitor TDDI System HSIN-SHU CHEN;Hsin-Shu Chen;Li-Yu Huang;Yao-Sheng Hu; Yao-Sheng Hu; Li-Yu Huang; Hsin-Shu Chen; HSIN-SHU CHEN
國立交通大學 2014-12-08T15:20:29Z A 0.6V 200kHz Silicon Oscillator with Temperature Compensation for Wireless Sensing Applications Yu, Chien-Ying; Lee, Chen Yi
臺大學術典藏 2018-09-10T15:22:47Z A 0.6V 6.4fJ/conversion-step 10-bit 150MS/s subranging SAR ADC in 40nm CMOS Hu, Y.-S.;Shih, C.-H.;Tai, H.-Y.;Chen, H.-W.;Chen, H.-S.; Hu, Y.-S.; Shih, C.-H.; Tai, H.-Y.; Chen, H.-W.; Chen, H.-S.; HSIN-SHU CHEN
國立臺灣大學 2007 A 0.6V Low Power UWB CMOS LNA Yu, Yueh-Hua; Chen, Y.-J.E.; Heo, D.
國立臺灣大學 2007-03 A 0.6V Low Power UWB CMOS LNA Yu, Yueh-Hua; Chen, Yi-Jan Emery; Heo, Deukhyoun
國立交通大學 2017-04-21T06:48:28Z A 0.6V, 1.3GHZ DYNAMIC COMPARATOR WITH CROSS-COUPLED LATCHES Kuo, Bo-Jyun; Chen, Bo-Wei; Tsai, Chia-Ming
國立交通大學 2014-12-08T15:12:44Z A 0.7 V transformer-feedback CMOS low-noise amplifier for 5-GHz wireless LAN Wu, H. I.; Fan, R. S.; Jou, C. F.
臺大學術典藏 2018-09-10T07:42:57Z A 0.7-V 60-GHz Low-Power LNA with Forward Body Bias Technique in 90 nm CMOS Process Wei-Heng Lin; Jeng-Han Tsai; Yung-Nien Jen; Tian-Wei Huang; Huei Wang; TIAN-WEI HUANG; Wei-Heng Lin;Jeng-Han Tsai;Yung-Nien Jen;Tian-Wei Huang;Huei Wang
臺大學術典藏 2020-06-04T07:53:46Z A 0.7-V 60-GHz low-power LNA with forward body bias technique in 90 nm CMOS process Lin, W.-H.;Tsai, J.-H.;Jen, Y.-N.;Huang, T.-W.;Wang, H.; Lin, W.-H.; Tsai, J.-H.; Jen, Y.-N.; Huang, T.-W.; Wang, H.; HUEI WANG
國立高雄師範大學 2012-12 A 0.7-V Input Output-capacitor-free Digitally Controlled Low-dropout Regulator with High Current Efficiency in 0.35-?m CMOS Technology Yu-Lung Lo;Wei-Jen Chen; 羅有龍
國立交通大學 2014-12-08T15:12:45Z A 0.75 VCMOS low-noise amplifier for ultra wide-band wireless receiver Wu, Hui-I.; Hsiung, Zi Hao; Jou, Christina F.
國立交通大學 2014-12-08T15:34:48Z A 0.75-2.67 GHz 5-bit Vector-Sum Phase Shifter Yan, Tzu-Chao; Lin, Wei-Zhen; Kuo, Chien-Nan
國立東華大學 2007-09 A 0.7V 3-5GHz CMOS Low Noise Amplifier for Ultra-wideband Applications 翁若敏; Weng, Ro-Min; Hsiao, Chih-Lung ; Lee, Wei-Chi
國立高雄師範大學 2008-06 A 0.7V Low-Voltage Folded-Cascode Uwblana with a Resistive Feedback Ruey-Lue Wang;Cheng-Lin Huang;Shih-Chih Chen;Jui-Hao Shang;Cheng-Lung Tsai; 王瑞祿
國立臺灣大學 2006 A 0.7–2-GHz Self-Calibrated Multiphase Delay-Locked Loop Chang, Hsiang-Hui; Chang, Jung-Yu; Kuo, Chun-Yi; Liu, Shen-Iuan
國立臺灣大學 2004-12 A 0.8 V CMOS TSPC adiabatic DCVS logic circuit with the bootstrap technique for low-power VLSI Chen, H.P.; Kuo, J.B.
臺大學術典藏 2002-08 A 0.8 V switched-opamp bandpass /spl Delta//spl Sigma/ modulator using a two-path architecture Chang, Hsiang-Hui; Chen, Shang-Ping; Cheng, Kuang-Wei; Liu, Shen-Iuan; Chang, Hsiang-Hui; Chen, Shang-Ping; Cheng, Kuang-Wei; Liu, Shen-Iuan
國立臺灣大學 2002-08 A 0.8 V switched-opamp bandpass /spl Delta//spl Sigma/ modulator using a two-path architecture Chang, Hsiang-Hui; Chen, Shang-Ping; Cheng, Kuang-Wei; Liu, Shen-Iuan
臺大學術典藏 2004-09 A 0.8-8 GHz 9.7 mW analog-digital dual-loop adaptive-bandwidth DLL based multi-phase clock generator Liu, Tsung-Te; Wang, Chorng-Kuang; Liu, Tsung-Te; Wang, Chorng-Kuang
國立臺灣大學 2004-09 A 0.8-8 GHz 9.7 mW analog-digital dual-loop adaptive-bandwidth DLL based multi-phase clock generator Liu, Tsung-Te; Wang, Chorng-Kuang
國立成功大學 2022-10 A 0.8-mu W and 74-dB High-Pass Sigma-Delta Modulator With OPAMP Sharing and Noise-Coupling Techniques for Biomedical Signal Acquisition Lee;Shuenn-Yuh;Lee;Hao-Yun;Kung;Chia-Ho;Su;Po-Han;Chen;Ju-Yi
國立臺灣大學 2008 A 0.8-mW 55-GHz dual-injection-locked CMOS frequency divider Luo, Tang-Nian; Chen, Yi-Jan Emery
臺大學術典藏 2018-09-10T06:37:55Z A 0.8-V 0.25-mW Current-Mirror OTA with 160-MHz GBW in 0.18-um CMOS T.-H. Lin; C.-K. Wu; M.-C. Tsai; TSUNG-HSIEN LIN
國立臺灣大學 2007 A 0.8-V 0.25-mW Current-Mirror OTA With 160-MHz GBW in 0.18-μm CMOS Lin, Tsung-Hsien; Wu, Chin-Kung; Tsai, Ming-Chung
臺大學術典藏 2018-09-10T06:03:19Z A 0.8-V 0.25-mW Current-Mirror OTA with 160-MHz GBW in 0.18-μm CMOS C.-K. Wu; M.-C. Tsai; T.-H. Lin; TSUNG-HSIEN LIN
國立臺灣大學 2002 A 0.8-V 128-Kb Four-Way Set-Associative Two-Level CMOS Cache Memory Using Two-Stage Wordline/Bitline-Oriented Tag-Compare (WLOTC/BLOTC) Scheme Lin, Perng-Fei; Kuo, J.B.
臺大學術典藏 2018-09-10T04:15:05Z A 0.8-V 128-Kb Four-Way Set-Associative Two-Level CMOS Cache Memory Using Two-Stage Wordline/Bitline-Oriented Tag-Compare (WLOTC/BLOTC) Scheme P. F. Lin; J. B. Kuo; JAMES-B KUO
國立成功大學 2008-09 A 0.8-V 250-MSample/s double-sampled inverse-flip-around sample-and-hold circuit based on switched-opamp architecture Ou, Hsin-Hung; Liu, Bin-Da; Chang, Soon-Jyh
國立成功大學 2022 A 0.8-μW and 74-dB High-Pass Sigma-Delta Modulator with OPAMP Sharing and Noise-Coupling Techniques for Biomedical Signal Acquisition Lee, S.-Y.;Lee, H.-Y.;Kung, C.-H.;Su, P.-H.;Chen, J.-Y.
國立成功大學 2022 A 0.82mW 14b 130MS/S Pipelined-SAR ADC With a Distributed Averaging Correlated Level Shifting (DACLS) Ringamp and Bypass-Window Backend Wang, J.-C.;Kuo, T.-H.

显示项目 90626-90675 / 2342286 (共46846页)
<< < 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 > >>
每页显示[10|25|50]项目