English  |  正體中文  |  简体中文  |  總筆數 :0  
造訪人次 :  53274350    線上人數 :  617
教育部委託研究計畫      計畫執行:國立臺灣大學圖書館
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
關於TAIR

瀏覽

消息

著作權

相關連結

"許健"的相關文件

回到依作者瀏覽
依題名排序 依日期排序

顯示項目 71-107 / 107 (共3頁)
<< < 1 2 3 > >>
每頁顯示[10|25|50]項目

機構 日期 題名 作者
亞洲大學 2011-08 Application of Multi-Lateral Double Diffused Field Ring in Ultrahigh-Voltage Device MOS Transistor Design 楊紹明;Yang, Shao-Ming;許健;Sheu, Gene;蔡宗叡;Tsai, Jung-Ruey
亞洲大學 2011-08 Effects of SiO2 passivation on AlGaN/GaN HEMT by self-consistent electro-thermal-mechanical simulation 楊紹明;Yang, Shao-Ming;許健;Sheu, Gene;蔡宗叡;Tsai, Jung-Ruey
亞洲大學 2011-07 An 800 Volts High Voltage Interconnection Level 許健;Sheu, Gene;楊紹明;Yang, Shao-Ming
亞洲大學 2011 A 2-dimensional mesh study using sentaurus simulator 許健;Sheu, Gene
亞洲大學 2011 LDMOS Thermal SOA Investigation of a Novel 800V Multiple RESURF with 許健;Sheu, Gene
亞洲大學 2011 A Novel 800V Multiple RESURF LDMOS Utilizing 許健;Sheu, Gene;楊紹明;Yang, Shao-Ming
亞洲大學 2010.01 Analysis future and obstacle of solar building substance 陳秀宜;Chen, Shiu-Yi;鄭正豐;C.F.Cheng;許健;Sheu, Gene
亞洲大學 2010-11 A 5V/200V SOI Device with a Vertically Linear Graded Drift Region 楊紹明;Yang, Shao-Ming;許健;Sheu, Gene;蔡宗叡;Tsai, Jung-Ruey
亞洲大學 2010-11 A 2D Analytical Model of Bulk-silicon Triple RESURF Devices 許健;Sheu, Gene
亞洲大學 2010-11 A Novel 800V Multiple RESURF LDMOS Utilizing Linear P-top Rings 許健;Sheu, Gene;楊紹明;Yang, Shao-Ming
亞洲大學 2010-11 An 800 Volts High Voltage Interconnection Level Shifter Using Floating Poly Field Plate (FPFP) Method 許健;Sheu, Gene;楊紹明;Yang, Shao-Ming
亞洲大學 2010-10 ESD Simulation on GGNMOS for 40V BCD 許健;Sheu, Gene;楊紹明;Yang, Shao-Ming
亞洲大學 2010-07 An Analytical Model of Surface Electric Field Distributionsin in Ultrahigh-Voltage Metal–Oxide–Semiconductor Devices 許健;Sheu, Gene;楊紹明;Yang, Shao-Ming
亞洲大學 2010-07 An Analytical Model of Surface Electric Field Distributions in Ultrahigh-Voltage Buried P-top Lateral Diffused Metal-Oxide-Semiconductor Devices 許健;Sheu, Gene;楊紹明;Yang, Shao-Ming;張怡楓;Chang, Yi-Fong;曹世昌;Tsaur, Shyh-Chang
亞洲大學 2010-03 Combining 2D and 3D Device Simulations for Optimizing LDMOS Design 許健;Sheu, Gene;楊紹明;Yang, Shao-Ming
亞洲大學 2010-03 Reduction of Kink Effect in SOI LDMOS Structure with Linear Drift Region Thickness 許健;Sheu, Gene;楊紹明;Yang, Shao-Ming
亞洲大學 2010-03 Comparison of High Voltage (200-300 Volts) Lateral Power MOSFETs for Power Integrated Circuits 許健;Sheu, Gene;楊紹明;Yang, Shao-Ming;陳兆南
亞洲大學 2010 A High Performance Silicon-on-Insulator LDMOSTT Using Linearly Increasing Thickness Techniques 郭宇?;GUO, Yu-Feng;王志功;WANG, Zhi-Gong;許健;Sheu, Gene
亞洲大學 2009.08 Dependence of Breakdown Voltage on Drift Length and Linear Doping Gradients in SOI RESURF LDMOS Devices 楊紹明;Yang, Shao-Ming;許健;Sheu, Gene
亞洲大學 2009.07 VARIATION OF LATERAL THICKNESSTECHNIQUES IN SOI LATERAL HIGH VOLTAGE DEVICE 郭宇鋒;Guo, Yufeng;王至剛;Wang1, Zhigong;許健;Sheu, Gene
亞洲大學 2009.05 A High Performance 80V Smart LDMOS Power Device Based on thin oxide technology 許健;Sheu, Gene;楊紹明;許愉珊
亞洲大學 2009.03 Simulation Details for the Electrical Field Distribution and Breakdown Voltage of0.15μm Thin Film SOI Power Device You, Hsin-Chiang;Liu, Yen-Ling;Tsaur, Shyh-chang;許健;Sheu, Gene
亞洲大學 2009-12 Combining 2D and 3D Device Simulation for Optimizing LDMOS Design 許健;Sheu, Gene;許健;Sheu, Gene
亞洲大學 2009-11 A Three-dimensional Breakdown Model of SOI Lateral Power Transistors with a Circular Layout 郭宇峰;Guo, Yufeng;Wang, Zhigong;許健;Sheu, Gene
亞洲大學 2009-08 Dependence of Breakdown Voltage on Drift Length and Linear Doping Gradients in SOI RESURF LDMOS Devices 許健;Sheu, Gene;許健;Sheu, Gene
亞洲大學 2009-08 Dependence of Breakdown Voltage on Drift Length and Linear Doping Gradients in SOI RESURF LDMOS Devices 楊紹明;Yang, Shao-Ming;許健;Sheu, Gene
亞洲大學 2009-07 VARIATION OF LATERAL THICKNESSTECHNIQUES IN SOI LATERAL HIGH VOLTAGE DEVICE 郭宇鋒;Guo,Yufeng;王至剛;Wang1,Zhigong;許健;Sheu,Gene
亞洲大學 2009-07 Variaton of Lateral Thickness techniques in SOI Lateral High Voltage Transistors 郭宇鋒;Guo, Yufeng;王至剛;Wang, Zhigong;許健;Sheu, Gene
亞洲大學 2009-05 A High Performance 80V Smart LDMOS Power Device Based on thin oxide technology 許健;Sheu, Gene;楊紹明;許愉珊;許健;Sheu, Gene
亞洲大學 2009-03 Simulation Details for the Electrical Field Distribution and Breakdown Voltage of0.15μm Thin Film SOI Power Device ;You, Hsin-Chiang;Liu, Yen-Ling;Tsaur, Shyh-chang;許健;Sheu, Gene;許健;Sheu, Gene
亞洲大學 2009-03 Simulation Details for the Electrical Field Distribution and Breakdown Voltage of 0.15μm Thin Film SOI Power Device 游信強;You, Hsin-Chiang;曹世昌;Tsaur, Shyh-Chang;許健;Sheu, Gene
亞洲大學 2009-01 A High Performance 80V Smart LDMOS Power Device Based on Thin SOI Technology 許健;Sheu, Gene;楊紹明;Yang, Shao-Ming
亞洲大學 2009 VARIATION OF LATERAL THICKNESS TECHNIQUES IN SOI LATERAL HIGH VOLTAGE DEVICE 許健;Sheu, Gene
亞洲大學 2009 Reduced Kink Effect in An SOI LDMOS Structure with Graded Drift Region Thickness 許健;Sheu, Gene;楊紹明;Yang, Shao-Ming
亞洲大學 2009 An Analytical Model for Surface Electric Field Distributions in Ultra High Voltage (800V) Buried P-top LDMOS Devices 許健;Sheu, Gene;楊紹明;Yang, Shao-Ming;曹世昌;Tsaur, Shyh-Chang
亞洲大學 2009 Comparison of High Voltage (200-300 Volts) Devices for Power Integrated Circuits 許健;Sheu, Gene;楊紹明;Yang, Shao-Ming;曹世昌;Tsaur, Shyh-Chang
亞洲大學 2009 The Reliability of 200V P-channel Silicon-On-Insulator LDMOS on High Side operation 楊紹明;Yang, Shao-Ming;許健;Sheu, Gene

顯示項目 71-107 / 107 (共3頁)
<< < 1 2 3 > >>
每頁顯示[10|25|50]項目