|
English
|
正體中文
|
简体中文
|
总笔数 :2832279
|
|
造访人次 :
33706125
在线人数 :
918
教育部委托研究计画 计画执行:国立台湾大学图书馆
|
|
|
"謝曜式"的相关文件
显示项目 36-60 / 75 (共3页) << < 1 2 3 > >> 每页显示[10|25|50]项目
中華大學 |
2006 |
A Parallel and Pipelined Architecture for 2-D CORDIC-Based Inverse Discrete Cosine Transform
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2006 |
An Efficient Line-Based Architecture for 2-D Lifting-Based DECT Using 9/7 Wavelet Filters
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2006 |
無線網絡應用於新世代城鄉安全監控系統
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2006 |
A Low-Power and High-Efficiency Image Scalar Algorithm for LCD Display Controller
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2006 |
無線網絡應用於智慧型車輛安全監控及物流系統
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2006 |
VLSI Implementation of High-Efficient 2-D Lifting-Based DWT and IDWT Processors
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2006 |
VLSI Architectures for 2-D Forward and Inverse Discrete Wavelet Transform Using 4-tap Daubechies Filters
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2006 |
High-Efficient Architectures for 2-D Lifting-Based Forward and Inverse Discrete Wavelet Transform
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2006 |
Low-Power Multiplierless 2-D DWT and IDWT Architectures Using 4-tap Daubechies Filters
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2006 |
VLSI Implementation of Double- Rotation CORDIC Arithmetic
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2006 |
VLSI Implementation of 2-D Discrete Cosine Transform Architecture Based on CORDIC Rotation,
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2006 |
Cost-Effective Architectures for 2-D Forward and Inverse Discrete Cosine Transform Architecture
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2006 |
A High-Efficient and Cost-Effective LCD Signal Processor
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2006 |
Memory-Efficiency Multiplierless VLSI Architecture for 2-D DWT Using 9/7 Wavelet Filter
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2006 |
The Closed-Loop Control of the Dual-Output Buck-Boost Converters with Structure of Single-Inductor Boost Converter
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2006 |
High-Efficient Architectures for 2-D Lifting-Based Forward and Inverse Discrete Wavelet Transform Using 5/3 Wavelet Filter
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2006 |
VLSI Implementation of a High-Efficient and Cost-Effective LCD Singal Processor,
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2006 |
The Closed-Loop Control for Dual-Output Boost Converter with Single inductor
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2006 |
Memory-Efficient and Fast Architectures for Forward and Inverse DCT with Multiplierless Operation,
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2005 |
FPGA Implementation of Image Scalar for LCD Monitor and TV Controller
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2005 |
Area, Power and Throughput Trade-Offs for 2-D Inverse Discrete Wavelet Transform Architectures Using Direct Form
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2005 |
Area and Throughput Trade-offs in The Design of Pipelined 2-D Discrete Wavelet Transform Architectures
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2005 |
A Full Band Low Power Low Phase Noise LC VCO for IEEE 802.11a
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2005 |
Design and Implementation of LCD Monitor/TV Signal Processor
|
謝曜式; Shieh, Yaw-Shih |
中華大學 |
2005 |
A Free Jitter Phase Frequency Detector with Negligible Dead Zone
|
謝曜式; Shieh, Yaw-Shih |
显示项目 36-60 / 75 (共3页) << < 1 2 3 > >> 每页显示[10|25|50]项目
|