|
"feng wu shiung"的相关文件
显示项目 131-155 / 190 (共8页) << < 1 2 3 4 5 6 7 8 > >> 每页显示[10|25|50]项目
| 國立臺灣大學 |
1988-06 |
An edge-oriented compaction scheme based on multiple storage quad tree
|
Hsiao, Pei-Yung; Feng, Wu-Shiung |
| 國立臺灣大學 |
1988 |
A Global Approach for Via Minimization
|
Jyu, H. F.; 馮武雄; Jyu, H. F.; Feng, Wu-Shiung |
| 國立臺灣大學 |
1988 |
A Rule-Based Compactor for VLSI/CAD Mask Layout
|
Hsiao, P. Y.; Syau, C. Y.; 馮武雄; 龐台銘; Hsu, C. C.; Hsiao, P. Y.; Syau, C. Y.; Feng, Wu-Shiung; Parng, Tai-Ming; Hsu, C. C. |
| 國立臺灣大學 |
1988 |
A Rule-Based Expert System for VLSI Layout Compaction
|
Hsiao, P. Y.; 馮武雄; Hsiao, P. Y.; Feng, Wu-Shiung |
| 國立臺灣大學 |
1988 |
An Edge-Oriented Compaction Scheme Based on Multiple Storage Quad Tree
|
Hsiao, P. Y.; 馮武雄; Hsiao, P. Y.; Feng, Wu-Shiung |
| 國立臺灣大學 |
1988 |
The Topological Order Determination for Three-Layer Channel Routing Problem
|
Chang, K. E.; Lai, T. H.; 馮武雄; Chang, K. E.; Lai, T. H.; Feng, Wu-Shiung |
| 國立臺灣大學 |
1987-12 |
A New Dynamic Switch-Box Router
|
Chang, K. E.; 馮武雄; Chang, K. E.; Feng, Wu-Shiung |
| 國立臺灣大學 |
1987-09 |
A Fault Grader
|
Chen, T. H.; 馮武雄; 林呈祥; Chen, T. H.; Feng, Wu-Shiung; Lin, Chen-Shang |
| 國立臺灣大學 |
1987-09 |
Automatic Floorplan and Placement for Hierarchical Layout System
|
Chen, J. Y.; 馮武雄; Chen, J. Y.; Feng, Wu-Shiung |
| 國立臺灣大學 |
1987-09 |
FAMI:A Fast Logic Minimizer for PLA Design
|
Maa, N. S.; 馮武雄; Maa, N. S.; Feng, Wu-Shiung |
| 國立臺灣大學 |
1987-05 |
Hierarchical Layout System
|
Tsai, C. C.; Kuo, S. T.; Uang, T. C.; Wang, L. J.; Yeap, K. H.; 馮武雄; Tsai, C. C.; Kuo, S. T.; Uang, T. C.; Wang, L. J.; Yeap, K. H.; Feng, Wu-Shiung |
| 國立臺灣大學 |
1987-05 |
Multi-Level Hierarchical Function Simulation
|
馮武雄; Lee, K. S.; Tu, H.; Feng, Wu-Shiung; Lee, K. S.; Tu, H. |
| 國立臺灣大學 |
1987-05 |
The Multiple Storage Quad-Tree in Constraint-Graph Compaction of VLSI Layout
|
Hsiao, P. Y.; 馮武雄; Hsiao, P. Y.; Feng, Wu-Shiung |
| 國立臺灣大學 |
1987 |
Extraction and Modeling of VLSI Cell Layout
|
Yeh, K. F.; 馮武雄; Yeh, K. F.; Feng, Wu-Shiung |
| 國立臺灣大學 |
1987 |
HILAS-Hierarchical Interactive Layout System
|
Tsai, C. C.; 馮武雄; Tsai, C. C.; Feng, Wu-Shiung |
| 國立臺灣大學 |
1987 |
Placement and Routing with Power/Ground
|
Chen, J. Y.; Wang, C. S.; Tseng, J. N.; 馮武雄; Chen, J. Y.; Wang, C. S.; Tseng, J. N.; Feng, Wu-Shiung |
| 國立臺灣大學 |
1987 |
Two-Layer Corner-Stitching for Interactive Routing and Pushing of Schematic Editor
|
Kuop, S. T.; 馮武雄; Kuop, S. T.; Feng, Wu-Shiung |
| 國立臺灣大學 |
1987 |
With Multiple Storage Quad Tree on the Constraint Graph Compaction of the VLSI Large-Cell Lay-Out-Editor
|
Hsiao, P. Y.; 馮武雄; Hsiao, P. Y.; Feng, Wu-Shiung |
| 國立臺灣大學 |
1986-10 |
MOSFET Drain Breakdown Voltage
|
馮武雄; Chan, T. Y.; Hu, C.; Feng, Wu-Shiung; Chan, T. Y.; Hu, C. |
| 國立臺灣大學 |
1986-09 |
Design and Implementation of Microprogrammed-Controller Synthesizer
|
于惠中; Parng, T. P.; 馮武雄; Chen, C. F.; Sun, L. F.; Yu, Hui-Jung; Parng, T. P.; Feng, Wu-Shiung; Chen, C. F.; Sun, L. F. |
| 國立臺灣大學 |
1986-09 |
Design and Implementation of Schematic-Entry Generation System
|
馮武雄; Parng, T. P.; 于惠中; Chen, C. F.; Feng, Wu-Shiung; Parng, T. P.; Yu, Hui-Jung; Chen, C. F. |
| 國立臺灣大學 |
1986-09 |
Hierarchical Placement System for VLSI Design
|
馮武雄; Parng, T. P.; 于惠中; Chen, C. F.; Feng, Wu-Shiung; Parng, T. P.; Yu, Hui-Jung; Chen, C. F. |
| 國立臺灣大學 |
1986-09 |
HILAS-an Hierarchical and Interactive Layout Editor System
|
馮武雄; Parng, T. P.; 于惠中; Chen, C. F.; Feng, Wu-Shiung; Parng, T. P.; Yu, Hui-Jung; Chen, C. F. |
| 國立臺灣大學 |
1986-09 |
Integrated Entry and Verification System for VLSI Design
|
馮武雄; Parng, T. P.; 于惠中; Chen, C. F.; Feng, Wu-Shiung; Parng, T. P.; Yu, Hui-Jung; Chen, C. F. |
| 國立臺灣大學 |
1986-09 |
Integrated VLSI Design System - Main System Design
|
Parng, T. P.; 馮武雄; 于惠中; Chen, C. F.; Cheng, K. D.; Parng, T. P.; Feng, Wu-Shiung; Yu, Hui-Jung; Chen, C. F.; Cheng, K. D. |
显示项目 131-155 / 190 (共8页) << < 1 2 3 4 5 6 7 8 > >> 每页显示[10|25|50]项目
|