|
|
Taiwan Academic Institutional Repository >
Browse by Author
|
"hsin shu chen"
Showing items 56-65 of 68 (7 Page(s) Totally) << < 1 2 3 4 5 6 7 > >> View [10|25|50] records per page
| 臺大學術典藏 |
2018-09-10T09:21:52Z |
A 10-b 320-MS/s stage-gain-error self-calibration pipeline ADC
|
Tseng, C.-J.;Chen, H.-W.;Shen, W.-T.;Cheng, W.-C.;Chen, H.-S.; Tseng, C.-J.; Chen, H.-W.; Shen, W.-T.; Cheng, W.-C.; Chen, H.-S.; HSIN-SHU CHEN |
| 臺大學術典藏 |
2018-09-10T09:17:42Z |
Spur-reduction design of frequency-hopping DC-DC converters
|
Liu, P.-J.; Tai, J.-N.; Chen, H.-S.; Chen, J.-H.; Chen, Y.-J.E.; YI-JAN EMERY CHEN; HSIN-SHU CHEN |
| 臺大學術典藏 |
2018-09-10T08:18:40Z |
Signal/Power integrity modeling of high-speed memory modules using chip-package-board co-analysis
|
W.-D. Guo; Y.-H. Lin; H.-S. Chen; Y-C Lu; J. Hong; C.-H. Yu; A. Cheng; J. Chou; C.-J. Chang; J. Ku; T.-L. Wu; R.-B. Wu; H.-H. Chuang; YI-CHANG LU; TZONG-LIN WU; HSIN-SHU CHEN; RUEY-BEEI WU et al. |
| 臺大學術典藏 |
2018-09-10T08:14:07Z |
A fast-lock low-power subranging digital delay-locked loop
|
Chen, H.-S.;Lin, J.-C.; Chen, H.-S.; Lin, J.-C.; HSIN-SHU CHEN |
| 臺大學術典藏 |
2018-09-10T08:14:07Z |
A 10b 320MS/s self-calibrated pipeline ADC
|
Chen, H.-W.;Shen, W.-T.;Cheng, W.-C.;Chen, H.-S.; Chen, H.-W.; Shen, W.-T.; Cheng, W.-C.; Chen, H.-S.; HSIN-SHU CHEN |
| 臺大學術典藏 |
2018-09-10T07:36:00Z |
A 3mW 12b 10MS/s sub-range SAR ADC
|
Chen, H.-W.;Liu, Y.-H.;Lin, Y.-H.;Chen, H.-S.; Chen, H.-W.; Liu, Y.-H.; Lin, Y.-H.; Chen, H.-S.; HSIN-SHU CHEN |
| 臺大學術典藏 |
2018-09-10T07:36:00Z |
A 1-GS/s 6-Bit two-channel two-step ADC in 0.13-μm CMOS
|
Chen, H.-W.;Chen, I.-C.;Tseng, H.-C.;Chen, H.-S.; Chen, H.-W.; Chen, I.-C.; Tseng, H.-C.; Chen, H.-S.; HSIN-SHU CHEN |
| 臺大學術典藏 |
2018-09-10T07:36:00Z |
Characterization of 1/f noise vs. number of gate stripes in MOS transistors
|
Chen; Hsin-Shu; Ito; Akira; HSIN-SHU CHEN |
| 臺大學術典藏 |
2018-09-10T07:02:57Z |
Chip-package-board co-design - A DDR3 system design example from circuit designers' perspective
|
Lin, Y.-H.; Chou, J.; Lu, Y.-C.; Wu, T.-L.; Chen, H.-S.; YI-CHANG LU; HSIN-SHU CHEN |
| 臺大學術典藏 |
2018-09-10T06:30:03Z |
A self-calibrated multiphase DLL-based clock generator
|
Chen, H.-S.; Hung, C.-C.; HSIN-SHU CHEN |
Showing items 56-65 of 68 (7 Page(s) Totally) << < 1 2 3 4 5 6 7 > >> View [10|25|50] records per page
|