English  |  正體中文  |  简体中文  |  Total items :0  
Visitors :  52797228    Online Users :  587
Project Commissioned by the Ministry of Education
Project Executed by National Taiwan University Library
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
About TAIR

Browse By

News

Copyright

Related Links

"hsin shu chen"

Return to Browse by Author
Sorting by Title Sort by Date

Showing items 61-68 of 68  (7 Page(s) Totally)
<< < 1 2 3 4 5 6 7 
View [10|25|50] records per page

Institution Date Title Author
臺大學術典藏 2018-09-10T07:36:00Z A 3mW 12b 10MS/s sub-range SAR ADC Chen, H.-W.;Liu, Y.-H.;Lin, Y.-H.;Chen, H.-S.; Chen, H.-W.; Liu, Y.-H.; Lin, Y.-H.; Chen, H.-S.; HSIN-SHU CHEN
臺大學術典藏 2018-09-10T07:36:00Z A 1-GS/s 6-Bit two-channel two-step ADC in 0.13-μm CMOS Chen, H.-W.;Chen, I.-C.;Tseng, H.-C.;Chen, H.-S.; Chen, H.-W.; Chen, I.-C.; Tseng, H.-C.; Chen, H.-S.; HSIN-SHU CHEN
臺大學術典藏 2018-09-10T07:36:00Z Characterization of 1/f noise vs. number of gate stripes in MOS transistors Chen; Hsin-Shu; Ito; Akira; HSIN-SHU CHEN
臺大學術典藏 2018-09-10T07:02:57Z Chip-package-board co-design - A DDR3 system design example from circuit designers' perspective Lin, Y.-H.; Chou, J.; Lu, Y.-C.; Wu, T.-L.; Chen, H.-S.; YI-CHANG LU; HSIN-SHU CHEN
臺大學術典藏 2018-09-10T06:30:03Z A self-calibrated multiphase DLL-based clock generator Chen, H.-S.; Hung, C.-C.; HSIN-SHU CHEN
臺大學術典藏 2018-09-10T03:29:20Z A 14b 20MSample/s CMOS pipelined ADC Chen, H.-S.; Bacrania, K.; Song, B.-S.; HSIN-SHU CHEN
臺大學術典藏 2013 A 0.004mm2 single-channel 6-bit 1.25GS/s SAR ADC in 40nm CMOS Tai, H.-Y.;Tsai, P.-Y.;Tsai, C.-H.;Chen, H.-S.; Tai, H.-Y.; Tsai, P.-Y.; Tsai, C.-H.; Chen, H.-S.; HSIN-SHU CHEN
臺大學術典藏 2005 A 1-V CMOS VCO for 60-GHz applications HSIN-SHU CHEN; YI-JAN EMERY CHEN; Heo, D.; Chen, H.-S.; Chen, Y.-J.E.; Luo, T.-N.; Bai, S.-Y.

Showing items 61-68 of 68  (7 Page(s) Totally)
<< < 1 2 3 4 5 6 7 
View [10|25|50] records per page