English  |  正體中文  |  简体中文  |  0  
???header.visitor??? :  52765943    ???header.onlineuser??? :  137
???header.sponsordeclaration???
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
???ui.leftmenu.abouttair???

???ui.leftmenu.bartitle???

???index.news???

???ui.leftmenu.copyrighttitle???

???ui.leftmenu.link???

"hsu yarsun"???jsp.browse.items-by-author.description???

???jsp.browse.items-by-author.back???
???jsp.browse.items-by-author.order1??? ???jsp.browse.items-by-author.order2???

Showing items 1-5 of 5  (1 Page(s) Totally)
1 
View [10|25|50] records per page

Institution Date Title Author
國立交通大學 2017-04-21T06:49:25Z DeAr: A Framework for Power-efficient and Flexible Embedded Digital Signal Processor Design Lee, Chi-Ming; Huang, Yong-Jyun; Liu, Chih-Wei; Hsu, Yarsun
國立交通大學 2017-04-21T06:48:51Z Multi-mode message passing switch networks applied for QC-LDPC decoder Liu, Chih-Hao; Lin, Chien-Ching; Chang, Hsie-Chia; Lee, Chen-Yi; Hsu, Yarsun
國立交通大學 2014-12-16T06:15:50Z OPERATING METHOD APPLIED TO LOW DENSITY PARITY CHECK (LDPC) DECODER AND CIRCUIT THEREOF LIU, Chih-Hao; Liao, Yen-Chin; Lee, Chen-Yi; Chang, Hsie-Chia; Hsu, Yarsun
國立交通大學 2014-12-16T06:15:49Z MULTI-MODE MULTI-PARALLELISM DATA EXCHANGE METHOD AND DEVICE THEREOF LIU, Chih-Hao; Lin, Chien-Ching; Lee, Chen-Yi; Chang, Hsie-Chia; Hsu, Yarsun
國立交通大學 2014-12-16T06:14:16Z Operating method and circuit for low density parity check (LDPC) decoder Liu Chih-Hao; Liao Yen-Chin; Lee Chen-Yi; Chang Hsie-Chia; Hsu Yarsun

Showing items 1-5 of 5  (1 Page(s) Totally)
1 
View [10|25|50] records per page