English  |  正體中文  |  简体中文  |  总笔数 :0  
造访人次 :  50693484    在线人数 :  228
教育部委托研究计画      计画执行:国立台湾大学图书馆
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
关于TAIR

浏览

消息

著作权

相关连结

"i j huang"的相关文件

回到依作者浏览
依题名排序 依日期排序

显示项目 11-55 / 55 (共2页)
1 2 > >>
每页显示[10|25|50]项目

机构 日期 题名 作者
國立中山大學 2002 Design and Analysis of Hardware Acceleration for Ethernet TCP/IP Checksum Computation I.J. Huang; R.T. Gu; G.J. Chen
國立中山大學 2001-10-18 A Retargetable Instruction Test Pattern Generator for Microprocessors P. Mu; I.J. Huang
國立中山大學 2001-08 Analysis of Hardware and Software Approaches to In-circuit Emulation of Microprocessor H.M. Chen; I.J. Huang; W.C. Wang
國立中山大學 2001-08 A Parameterized MMX IP Module for RISC Microprocessors I.J. Huang; W.K. Huang; C.F. Kao
國立中山大學 2001-01-31 Parameterized MAC Unit Implementation M.C. Chen; I.J. Huang; C.H. Chen
國立中山大學 2001-01-31 Reusable Embedded In-Circuit Emulator I.J. Huang; H.M. Chen; C.F. Kao
國立中山大學 2001-01 Co-Synthesis of Pipeline Structures and Instruction Reordering Constraints for Instruction Set Processors I.J. Huang
國立中山大學 2001 Application of Instruction Analysis/Scheduling Techniques to Resource Allocation of Superscalar Processors I.J. Huang;P.H. Xie
國立中山大學 2000-12 Cost-Effective Microarchitecture Optimization of the ARMTDMI Microprocessor I.J. Huang; Y.L. Hung
國立中山大學 2000-1 A New Approach to Assembly Software Retargeting for Microcontrollers I.J. Huang; D.Z. Chen
國立中山大學 2000-09 A Parameterized Ethernet Media Access Controller Soft IP M.C. Chen;I.J. Huang
國立中山大學 2000-08 Exploration of Multiple ICE's for Embedded Micro-processor Cores in an SOC Chip I.J. Huang; C.F. Kao
國立中山大學 2000-08 Reusable Embedded In-Circuit Emulator for a Micro-controller Core in an SOC C.F. Kao; I.J. Huang; H.M. Chen
國立中山大學 2000-08 Exploration of Multiple ICE's for Embedded Microprocessor Cores in an SoC Chip I.J. Huang; C.F. Kao
國立中山大學 2000-08 MAC IP and Its Development M.C. Chen; I.J. Huang
國立中山大學 2000-08 Exploration of Multiple ICE's for Embedded Microprocessor Cores in an SoC Chip I.J. Huang; C.F. Kao
國立中山大學 2000-08 Exploration of Multiple ICE's for Embedded Micro-processor Cores in an SOC Chip I.J. Huang; C.F. Kao
國立中山大學 2000 A Machine State Transition Approach to Instruction Retargeting for Embedded Microprocessors I.J. Huang;W.F. Kao
國立中山大學 1999-08 Synthesizable 32-bit Embedded Microprocessor IP Design I.J. Huang; H.L. Ni
國立中山大學 1999-08 Synthesis and Exploration of Embedded In-Circuit Emulators for Microcontrollers I.J. Huang; J.N. Run
國立中山大學 1999 Automatic Simulation and Verification of Pipelined Microcontrollers I.J. Huang; L.R. Wang
國立中山大學 1998-11 Application of Instruction Analysis/Synthesis Tools to x86??s Functional Unit Allocation I.J. Huang; P.H. Xie
國立中山大學 1998-08 Analysis of x86 Instruction Set Usage for DOS/Windows Applications and Its Implication on Superscalar Design I.J. Huang; T.C. Peng
國立中山大學 1998-06 ICEBERG: An Embedded In-circuit Emulator Synthesizer for Microcontrollers I.J. Huang; T.A. Lu
國立中山大學 1998 A Case Study: Synthesis and Exploration of Instruction Set Design for Application-Specific Symbolic Computing I.J. Huang
國立中山大學 1998 Instruction Set Retargeting Assistant Based on the State Pair Notation D.Z. Chen; I.J. Huang
國立中山大學 1998 Synthesis of Embedded In-Circuit Emulators for Industrial Microcontrollers T.A. Lu; I.J. Huang
國立中山大學 1998 Instruction Set Retargeting Assistant Based on Machine State Transition D.Z. Chen; I.J. Huang
國立中山大學 1997-12 Analysis of x86 Instruction Usage of DOS/Windows Applications and Its Implications on Superscalar Architecture Design I.J. Huang; T.C. Peng; J.M. Shiu
國立中山大學 1997-12 Design of RISC-based Instructions for Efficient x86 Emulation I.J. Huang; J.M. Shiu
國立中山大學 1997-08 Automatic Simulation and Verification of Pipelined Microcontrollers I.J. Huang; L.R. Wang
國立中山大學 1997-08 Instruction Retargeting Based on the State Pair Notation I.J. Huang; W.F. Kao
國立中山大學 1997-01 Synthesis and Analysis of an Industrial Embedded Microcontroller I.J. Huang; L.R. Wang; Y.M. Wang
國立中山大學 1996-08 A Case Study of Synthesis and Analysis of the HT48100 Embedded Microcontroller I.J. Huang; L.R. Wang; Y.M. Wang
國立中山大學 1996-03 A Case Study: Synthesis and Design Exploration of Application Specific Instruction Sets for Symbolic Computing I.J. Huang
國立中山大學 1995-05 Systematic Design of Application Specific Computer Instruction Sets I.J. Huang; A. Despain
國立中山大學 1995 Synthesis of Application Specific Instruction Sets I.J. Huang;A. Despain
國立中山大學 1994-09 Generating Instruction Sets and Microarchitectures from Applications I.J. Huang; A. Despain
國立中山大學 1994-06 Synthesis of Instruction Sets for Pipelined Microprocessors I.J. Huang; A. Despain
國立中山大學 1993-10 ASIA: Automatic Synthesis of Instruction-set Architectures I.J. Huang; B. Holmer; A. Despain
國立中山大學 1993-09 An Extended Classification of Inter-instruction Dependency and Its Application in Automatic Synthesis of Pipelined Processors I.J. Huang; A. Despain
國立中山大學 1993-09 Hardware/Software Resolution of Pipeline Hazards in Instruction Set Processors I.J. Huang; A. Despain
國立中山大學 1992-06 High Level Synthesis of Pipelined Instruction Set Processors and Back-End Compilers I.J. Huang; A. Despain
國立中山大學 1992-06 Application-Driven Design Automation for Microprocessor Design I.J. Huang; Iksoo Pyo
國立中山大學 1992-04 A Full-Range Design Automation System for Instruction Set Microprocessor I.J. Huang; G. Chen

显示项目 11-55 / 55 (共2页)
1 2 > >>
每页显示[10|25|50]项目