|
"kuo sy yen"的相關文件
顯示項目 206-255 / 284 (共6頁) << < 1 2 3 4 5 6 > >> 每頁顯示[10|25|50]項目
| 國立臺灣大學 |
1994-11 |
High-Speed Wavelength Encoded Multiple-Channel Optical Buses for LAN
|
Chen, C. C.; 王 倫; 郭斯彥; Chen, C. C.; Wang, L. A.; Kuo, Sy-Yen |
| 臺大學術典藏 |
1994-11 |
Design and evaluation of fault-tolerant interleaved memory systems
|
Lu, Shyue-Kung; Kuo, Sy-Yen; Wu, Cheng-Wen; Lu, Shyue-Kung; Kuo, Sy-Yen; Wu, Cheng-Wen |
| 臺大學術典藏 |
1994-11 |
Applying various learning curves to hyper-geometric distribution software reliability growth model
|
Hou, Rong-Huei; Kuo, Sy-Yen; Chang, Yi-Ping; Hou, Rong-Huei; Kuo, Sy-Yen; Chang, Yi-Ping |
| 國立臺灣大學 |
1994-08 |
ACUNI:A 155.52Mbit/s Transceiver Chip for ATM Cell-Based User-Network Interface
|
Chen, I. Y.; Chen, C. C.; Lin, W. J.; 郭斯彥; Chen, I. Y.; Chen, C. C.; Lin, W. J.; Kuo, Sy-Yen |
| 國立臺灣大學 |
1994-08 |
Error Recovery in Parallel Systems of Pipelined Processors with Caches
|
Lin, J. P.; Wang, S. C.; 郭斯彥; Lin, J. P.; Wang, S. C.; Kuo, Sy-Yen |
| 臺大學術典藏 |
1994-08 |
ACUNI:A 155.52Mbit/s Transceiver Chip for ATM Cell-Based User-Network Interface
|
Chen, I. Y.; Chen, C. C.; Lin, W. J.; Lin, W. J.; Kuo, Sy-Yen; Chen, I. Y.; Chen, C. C.; Lin, W. J.; 郭斯彥; Chen, C. C.; Lin, W. J.; Kuo, Sy-Yen |
| 臺大學術典藏 |
1994-08 |
Error Recovery in Parallel Systems of Pipelined Processors with Caches
|
Lin, J. P.; Wang, S. C.; Kuo, Sy-Yen; Lin, J. P.; Wang, S. C.; 郭斯彥; Wang, S. C.; Kuo, Sy-Yen |
| 國立臺灣大學 |
1994-06 |
Neural networks for optimization problems in graph theory
|
Lai, Jenn-Shiang; Kuo, Sy-Yen; Chen, Ing-Yi |
| 臺大學術典藏 |
1994-06 |
Neural networks for optimization problems in graph theory
|
Lai, Jenn-Shiang; Kuo, Sy-Yen; Chen, Ing-Yi; Lai, Jenn-Shiang; Kuo, Sy-Yen; Chen, Ing-Yi |
| 國立臺灣大學 |
1994-05 |
Neural Networks for Optimization Problems in Graph Theory
|
Lai, J. S.; 郭斯彥; Lai, J. S.; Kuo, Sy-Yen |
| 國立臺灣大學 |
1994 |
多晶片模組設計自動化與測試系統總計畫(II)
|
龐台銘; 陳少傑; 楊武純; 郭斯彥; 林呈祥(Lin, Chen-Shang); 龐台銘; 陳少傑; 楊武純; Kuo, Sy-Yen; 林呈祥(Lin, Chen-Shang) |
| 國立臺灣大學 |
1993-12 |
Parallel Garbage Collection and Graph Reducer
|
Kuo, W. Y.; 郭斯彥; Kuo, W. Y.; Kuo, Sy-Yen |
| 臺大學術典藏 |
1993-12 |
Parallel Garbage Collection and Graph Reducer
|
Kuo, W. Y.; Kuo, Sy-Yen; Kuo, W. Y.; 郭斯彥; Kuo, Sy-Yen |
| 國立臺灣大學 |
1993-10 |
Matrix-matrix multiplications and fault tolerance on hypercube multiprocessors
|
Leu, Yuh-Rong; Chen, Ing-Yi; Kuo, Sy-Yen |
| 國立臺灣大學 |
1993-10 |
Matrix-Matrix Multiplications and Fault Tolerance on Hypercube Multiprocessors
|
Leu, Y. R.; Chen, Li-Yen; 郭斯彥; Leu, Y. R.; Chen, Li-Yen; Kuo, Sy-Yen |
| 臺大學術典藏 |
1993-10 |
Matrix-matrix multiplications and fault tolerance on hypercube multiprocessors
|
Leu, Yuh-Rong; Chen, Ing-Yi; Kuo, Sy-Yen; Leu, Yuh-Rong; Chen, Ing-Yi; Kuo, Sy-Yen |
| 國立臺灣大學 |
1993-07 |
A Hopfield Network Algorithm for the Bipartite Subgraph Problem
|
Lai, J. S.; 郭斯彥; Lai, J. S.; Kuo, Sy-Yen |
| 國立臺灣大學 |
1993-07 |
Matrix Operations on Hypercube Multiprocessors in the Presence of Link Failures
|
Leu, Y. R.; 郭斯彥; Leu, Y. R.; Kuo, Sy-Yen |
| 臺大學術典藏 |
1993-07 |
A Hopfield Network Algorithm for the Bipartite Subgraph Problem
|
Lai, J. S.; Lai, J. S.; Kuo, Sy-Yen; Lai, J. S.; 郭斯彥; Lai, J. S.; Kuo, Sy-Yen |
| 臺大學術典藏 |
1993-07 |
Matrix Operations on Hypercube Multiprocessors in the Presence of Link Failures
|
Leu, Y. R.; Kuo, Sy-Yen; Leu, Y. R.; 郭斯彥; Kuo, Sy-Yen |
| 國立臺灣大學 |
1993-06 |
YOR:a Yield Optimizing Routing Algorithm by Minimizing Critical Areas and Vias
|
郭斯彥; Kuo, Sy-Yen |
| 國立臺灣大學 |
1993-06 |
Artificial Neural Networks for the Bipartite and K-Partite Subgraph Problems
|
Lai, J. S.; Ko, Y. J.; 郭斯彥; Lai, J. S.; Ko, Y. J.; Kuo, Sy-Yen |
| 國立臺灣大學 |
1993-06 |
The Sea-of-Wires Array Synthesis System
|
Chen, I. Y.; Chen, G. L.; Hill, F. J.; 郭斯彥; Chen, I. Y.; Chen, G. L.; Hill, F. J.; Kuo, Sy-Yen |
| 臺大學術典藏 |
1993-06 |
Artificial Neural Networks for the Bipartite and K-Partite Subgraph Problems
|
Lai, J. S.; Ko, Y. J.; Kuo, Sy-Yen; Lai, J. S.; Ko, Y. J.; 郭斯彥; Ko, Y. J.; Kuo, Sy-Yen |
| 臺大學術典藏 |
1993-06 |
The Sea-of-Wires Array Synthesis System
|
Chen, G. L.; Hill, F. J.; Chen, I. Y.; Kuo, Sy-Yen; Chen, I. Y.; Chen, G. L.; Hill, F. J.; 郭斯彥; Chen, I. Y.; Hill, F. J.; Kuo, Sy-Yen |
| 國立臺灣大學 |
1993-05 |
Concurrent Error Detection and Correction in Real Time Systolic Sorting Arrays
|
郭斯彥; Liang, S. C.; Kuo, Sy-Yen; Liang, S. C. |
| 國立臺灣大學 |
1993 |
多晶片模組設計自動化與測試系統總計劃(I)
|
林呈祥; 郭斯彥; Lin, Chen-Shang; Kuo, Sy-Yen |
| 國立臺灣大學 |
1993 |
多晶片模組可測性設計與偵錯
|
郭斯彥; Kuo, Sy-Yen |
| 國立臺灣大學 |
1992-12 |
Efficient Backtracking Decision Heuristics and Evaluation for Test Generation
|
郭斯彥; Kuo, Sy-Yen |
| 國立臺灣大學 |
1992-10 |
Efficient Reconfiguration Algorithms for Degradable VLSI/WSI Arrays
|
郭斯彥; Chen, I. Y.; Kuo, Sy-Yen; Chen, I. Y. |
| 國立臺灣大學 |
1992-10 |
Modeling and Algorithms for Spare Allocation in Reconfigurable VLSI
|
郭斯彥; Fuchs, W. K.; Kuo, Sy-Yen; Fuchs, W. K. |
| 國立臺灣大學 |
1992-09 |
Locating logic design errors via test generation and don't-care propagation
|
Kuo, Sy-Yen |
| 臺大學術典藏 |
1992-09 |
Locating logic design errors via test generation and don't-care propagation
|
Kuo, Sy-Yen; Kuo, Sy-Yen |
| 國立臺灣大學 |
1992-07 |
Fault Diagnosis and Spare Allocation for Yield Enhancement in Large Reconfigurable PLAs
|
郭斯彥; Fuchs, S. Y.; Kuo, Sy-Yen; Fuchs, S. Y. |
| 國立臺灣大學 |
1992-03 |
YOR: a yield optimizing routing algorithm by minimizing critical area and vias
|
Kuo, Sy-Yen |
| 國立臺灣大學 |
1992-03 |
Testable Design of Systolic Arrays for Discrete Cosine Transform
|
Lu, S. K.; Wu, C. W.; 郭斯彥; Lu, S. K.; Wu, C. W.; Kuo, Sy-Yen |
| 國立臺灣大學 |
1992-03 |
YOR:a Yield Optimizing Routing Algorithm by Minimizing Critical Areas and Vias
|
郭斯彥; Kuo, Sy-Yen |
| 臺大學術典藏 |
1992-03 |
Testable Design of Systolic Arrays for Discrete Cosine Transform
|
Wu, C. W.; Lu, S. K.; Kuo, Sy-Yen; Lu, S. K.; Wu, C. W.; 郭斯彥; Lu, S. K.; Kuo, Sy-Yen |
| 臺大學術典藏 |
1992-03 |
YOR: a yield optimizing routing algorithm by minimizing critical area and vias
|
Kuo, Sy-Yen; Kuo, Sy-Yen |
| 國立臺灣大學 |
1992-02 |
Defect-Tolerant Hierarchical Sorting Networks for Wafer-Scale Integration
|
郭斯彥; Liang, S. C.; Kuo, Sy-Yen; Liang, S. C. |
| 國立臺灣大學 |
1992-01 |
Design and analysis of defect tolerant hierarchical sorting networks
|
Kuo, Sy-Yen; Liang, Sheng-Chiech |
| 臺大學術典藏 |
1992-01 |
Design and analysis of defect tolerant hierarchical sorting networks
|
Kuo, Sy-Yen; Liang, Sheng-Chiech; Kuo, Sy-Yen; Liang, Sheng-Chiech |
| 國立臺灣大學 |
1992 |
Design of Easily Testable VLSI Arrays for Discrete Cosine Transform
|
Lu, S. K.; Wu, C. W.; 郭斯彥; Lu, S. K.; Wu, C. W.; Kuo, Sy-Yen |
| 國立臺灣大學 |
1992 |
Optimal Group Diagnosis Procedures for VLSI/WSI Array Architectures
|
王弓; 郭斯彥; Wang, Kung; Kuo, Sy-Yen |
| 臺大學術典藏 |
1992 |
Design of Easily Testable VLSI Arrays for Discrete Cosine Transform
|
Lu, S. K.; Wu, C. W.; Kuo, Sy-Yen; Lu, S. K.; Wu, C. W.; 郭斯彥; Kuo, Sy-Yen |
| 臺大學術典藏 |
1992 |
Optimal Group Diagnosis Procedures for VLSI/WSI Array Architectures
|
Wang, Kung; Kuo, Sy-Yen; Wang, Kung; Kuo, Sy-Yen |
| 國立臺灣大學 |
1991-09 |
Fault Diagnosis in Reconfigurable VLSI and WSI Arrays
|
郭斯彥; 王弓; Kuo, Sy-Yen; Wang, Kung |
| 國立臺灣大學 |
1991-08 |
Design and Evaluation of Fault-Tolerant Interleaved Memory Systems
|
郭斯彥; Louri, A.; Liang, S. C.; Lu, S. K.; Wu, C. W.; Kuo, Sy-Yen; Louri, A.; Liang, S. C.; Lu, S. K.; Wu, C. W. |
| 臺大學術典藏 |
1991-08 |
Design and Evaluation of Fault-Tolerant Interleaved Memory Systems
|
Lu, S. K.; Wu, C. W.; Kuo, Sy-Yen; Liang, S. C.; 郭斯彥; Liang, S. C.; Louri, A.; Louri, A.; Liang, S. C.; Lu, S. K.; Wu, C. W.; Kuo, Sy-Yen |
| 國立臺灣大學 |
1991-01 |
Reconfigurable Cube-Connected Cycles Architectures
|
郭斯彥; Fuchs, W. K.; Kuo, Sy-Yen; Fuchs, W. K. |
顯示項目 206-255 / 284 (共6頁) << < 1 2 3 4 5 6 > >> 每頁顯示[10|25|50]項目
|