English  |  正體中文  |  简体中文  |  总笔数 :0  
造访人次 :  52180274    在线人数 :  761
教育部委托研究计画      计画执行:国立台湾大学图书馆
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
关于TAIR

浏览

消息

著作权

相关连结

"lih yang wang"的相关文件

回到依作者浏览
依题名排序 依日期排序

显示项目 11-29 / 29 (共2页)
1 2 > >>
每页显示[10|25|50]项目

机构 日期 题名 作者
南台科技大學 2005-08 On The Index Coding For Image Data Vector Quantization Lih-Yang Wang; Kuan-Ren Pan
南台科技大學 2005-07 Quad-tree-based image shape coding with block compensation 王立洋; Lih-Yang Wang; Ching-Hui Lai; Kuan-Ren Pan
南台科技大學 2005-07 Quad-tree-Based Image Shape Coding with Block Compensation Lih-Yang Wang; Ching-Hui Lai; Kuan-Ren Pan; 王立洋
南台科技大學 2005-04 On the Copyright Protection of Digital Image Based on Wavelet Transformation Lih-Yang Wang; Po-ChienLu
南台科技大學 2004-07 An Efficient Contour-Based Algorithm for Binary Video Shape Coding Lih-Yang Wang; Ching-Hui Lai; 王立洋
南台科技大學 2004 An Improvement to Differential Chain Coding for Video Object Contour Lih-Yang Wang; Kuan-Jen Pan
南台科技大學 2003 High performance binary arithmetic encoding for JPEG-2000 Lih-Yang Wang; Chi-Chang Hwang
南台科技大學 2001-08 Graph-theory-based simplex algorithm for VLSI layout spacing problems with multiple variable constraints Lih-Yang Wang; Yen-Tai Lai;王立洋
南台科技大學 2000-09 Twofish 塊狀密碼器之介紹 孫業勤; 王立洋; Lih-Yang Wang
南台科技大學 2000-05 On the hardware design for DES cipher in tamper resistant devices against differential fault analysis Lih-Yang Wang; Chi-Sung Laih; Hang-Geng Tsai; Nern-Min Huang;王立洋
南台科技大學 2000-03 AES 第一回合演算法的比較 王釋毅; 賴溪松; 葉義雄; 林祝興; 孫宏民; 王立洋; Lih-Yang Wang
南台科技大學 2000 On the hardware design for DES cipher in tamper resistant devicesagainst differential fault analysis Lih-Yang Wang ; Chi-Sung Laih; Hang-Geng Tsai;Nern-Min Huang
南台科技大學 1995-01 Performance-Directed Compaction for VLSI Symbolic Layout Lih-Yang Wang; Yen-Tai Lai; Bin-Da Liu; Ting-Chun Chang;王立洋
南台科技大學 1993-05 Layout compaction with minimized delay bound on timing critical paths Lih-Yang Wang; Yen-Tai Lai; Bin-Da Liu; Tin-Chung Chang;王立洋; 劉濱達
南台科技大學 1993 Performance-Driven Global Routing Based on Simulated Evolution Lih-Yang Wang; Bin-Da Liu; Yen-Tai Lai; Ming-Yuan Yeh; 王立洋;劉濱達
南台科技大學 1993 A graph-based simplex algorithm for minimizing the layout size andthe delay on timing critical paths Lih-Yang Wang; Yen-Tai Lai; Bin-Da Liu; Ting-Chun Chang; 王立洋;劉濱達
南台科技大學 1992-07 Neural Nerwork on Two Dimensional IC Layout Compaction Lih-Yang Wang; Kun-Nern Chen; Yen-Tai Lai; Bin-Da Liu;王立洋
南台科技大學 1991 Simultaneous Pin Assignment and Global Routing for Custom VLSI Design Lih-Yang Wang; Yen-Tai Lai; Bin-Da Liu; 王立洋;劉濱達
南台科技大學 1991 Two-Dimensional Layout Compaction by Neural Optimization Network Lih-Yang Wang; Yen-Tai Lai; Bin-Da Liu

显示项目 11-29 / 29 (共2页)
1 2 > >>
每页显示[10|25|50]项目