English  |  正體中文  |  简体中文  |  总笔数 :2828323  
造访人次 :  32221969    在线人数 :  909
教育部委托研究计画      计画执行:国立台湾大学图书馆
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
关于TAIR

浏览

消息

著作权

相关连结

"su pin"的相关文件

回到依作者浏览
依题名排序 依日期排序

显示项目 41-90 / 198 (共4页)
1 2 3 4 > >>
每页显示[10|25|50]项目

机构 日期 题名 作者
國立交通大學 2018-08-21T05:52:50Z Suppressed Fin-LER Induced Variability in Negative Capacitance FinFETs Lee, Ho-Pei; Su, Pin
國立成功大學 2018-03 Validating the creative self-efficacy student scale with a Taiwanese sample: An item response theory-based investigation Hung;Su-Pin
國立交通大學 2018-01-24T07:42:42Z 鰭狀式場效電晶體之特性分析及堆疊式環狀閘極場效電晶體於邏輯電路應用中最佳堆疊層數之探討 黃威程; 蘇彬; Huang, Wei-Cheng; Su, pin
國立交通大學 2018-01-24T07:42:15Z 二維過渡金屬硫屬化合物及堆疊式奈米線元件之靜態隨機存取記憶體分析與研究 鄭峻騰; 蘇彬; Zheng, Chun-Teng; Su Pin
國立交通大學 2018-01-24T07:40:33Z 鍺通道超薄絕緣層負電容金氧半場效電晶體之設計空間及負電容鰭狀電晶體之鰭邊緣粗糙引發之變異度分析 李禾培; 蘇彬; Lee, Ho-Pei; Su, Pin
國立交通大學 2018-01-24T07:38:55Z 混合穿隧式場效電晶體與鰭式場效電晶體的三態內容可定址記憶體電路超低壓應用之研究與分析 杜孟軒; 莊景德; 蘇彬; Tu, Meng-Hsuan; Chuang,Ching-Te; Su,Pin
國立交通大學 2018-01-24T07:38:53Z 量子電容效應於超薄單閘極與雙閘極及閘極全包覆式三五族金氧半場效電晶體 閘極反轉層電容値之比較與模型建立 沈仕倫; 蘇彬; Shen, Shih-Lun; Su, Pin
國立交通大學 2018-01-24T07:38:53Z 超薄絕緣三五族金氧半場效電晶體與負電容場效電晶體之量子次臨界模型建立 余建霖; 蘇彬; Yu, Chien-Lin; Su, Pin
國立交通大學 2018-01-24T07:38:51Z 超薄絕緣層異質三五族與鍺通道金氧半場效電晶體及單層與多層二維過渡金屬硫屬化合物之邏輯電路及靜態隨機存取記憶體之研究與分析 余昌鴻; 蘇彬; Yu, Chang-Hung; Su, Pin
國立交通大學 2018-01-24T07:38:13Z 全包覆式閘極三五族穿隧式電晶體的直徑最佳化及短通道效應之理論探討 王佑瑋; 蘇彬; Wang, Yu-Wei; Su, Pin
國立交通大學 2018-01-24T07:36:57Z 高遷移率通道三閘極電晶體 之靜電完整性的理論研究 吳杼樺; 蘇彬; Wu, Shu-Hua; Su, Pin
國立交通大學 2017-04-21T06:56:35Z A Compact Subthreshold Model for Short-Channel Monolayer Transition Metal Dichalcogenide Field-Effect Transistors You, Wei-Xiang; Su, Pin
國立交通大學 2017-04-21T06:56:15Z Impact of Random Variations on Cell Stability and Write-Ability of Low-Voltage SRAMs Using Monolayer and Bilayer Transition Metal Dichalcogenide (TMD) MOSFETs Yu, Chang-Hung; Su, Pin; Chuang, Ching-Te
國立交通大學 2017-04-21T06:55:34Z Investigation and Simulation of Work-Function Variation for III-V Broken-Gap Heterojunction Tunnel FET Hsu, Chih-Wei; Fan, Ming-Long; Hu, Vita Pi-Ho; Su, Pin
國立交通大學 2017-04-21T06:50:14Z Anomalous Electrostatics and Intrinsic Variability in GeOI p-MOSFET Yu, Chang-Hung; Su, Pin
國立交通大學 2017-04-21T06:50:10Z Evaluation of Energy-Efficient Latch Circuits with Hybrid Tunneling FET and FinFET Devices for Ultra-Low-Voltage Applications Wu, Tse-Ching; Chen, Chien-Ju; Chen, Yin-Nien; Hu, Vita Pi-Ho; Su, Pin; Chuang, Ching-Te
國立交通大學 2017-04-21T06:50:05Z Investigation of BTI Reliability for Monolithic 3D 6T SRAM with Ultra-thin-body GeOI MOSFETs Hu, Vita Pi-Ho; Su, Pin; Chuang, Ching-Te
國立交通大學 2017-04-21T06:49:57Z Impacts of Work Function Variation and Line-Edge Roughness on TFET and FinFET Devices and Logic Circuits Chen, Chien-Ju; Chen, Yin-Nien; Fan, Ming-Long; Hu, Vita Pi-Ho; Su, Pin; Chuang, Ching-Te
國立交通大學 2017-04-21T06:49:47Z UTB GeOI 6T SRAM Cell and Sense Amplifier considering BTI Reliability Hu, Vita Pi-Ho; Su, Pin; Chuang, Ching-Te
國立交通大學 2017-04-21T06:49:44Z Built-in Effective Body-Bias Effect in UTBB Hetero-Channel MOSFETs and Its Suppression Yu, Chang-Hung; Su, Pin
國立交通大學 2017-04-21T06:49:30Z Investigation and Benchmark of Intrinsic Drain-Induced-Barrier-Lowering (DIBL) for Ultra-Thin-Body III-V-on-Insulator n-MOSFETs Yu, Chang-Hung; Su, Pin
國立交通大學 2017-04-21T06:49:25Z Stability Optimization of Monolithic 3-D MoS2-n/WSe2-p SRAM Cells for Superthreshold and Near-/Sub-threshold Applications Yu, Chang-Hung; Su, Pin; Chuang, Ching-Te
國立交通大學 2017-04-21T06:49:25Z Performance Benchmarking of Monolayer and Bilayer Two-Dimensional Transition Metal Dichalcogenide (TMD) Based Logic Circuits Yu, Chang-Hung; Su, Pin; Chuang, Ching-Te
國立交通大學 2017-04-21T06:49:09Z Corner Spacer Design for Performance Optimization of Multi-Gate InGaAs-OI FinFET with Gate-to-Source/Drain Underlap Hu, Vita Pi-Ho; Lo, Chang-Ting; Sachid, Angada B.; Su, Pin; Hu, Chenming
國立交通大學 2017-04-21T06:49:08Z Accurate modeling and characterization of mobility in tensile and compressive stress for state-of-the-art manufacturing NMOSFETs Wang, J. -S.; Chen, William P. N.; Shih, C. -H.; Lien, C.; Su, Pin; Sheu, Y. M.; Chao, Donald Y. -S.; Goto, K.
國立交通大學 2017-04-21T06:49:05Z Evaluation of TFET and FinFET Devices and 32-Bit CLA Circuits Considering Work Function Variation and Line-Edge Roughness Chen, Chien-Ju; Chen, Yin-Nien; Fan, Ming-Long; Hu, Vita Pi-Ho; Su, Pin; Chuang, Ching-Te
國立交通大學 2017-04-21T06:49:02Z Impacts of NBTI and PBTI on Ultra-Thin-Body GeOI 6T SRAM Cells Hu, Vita Pi-Ho; Fan, Ming-Long; Su, Pin; Chuang, Ching-Te
國立交通大學 2017-04-21T06:48:32Z Evaluation of 32-Bit Carry-Look-Ahead Adder Circuit with Hybrid Tunneling FET and FinFET Devices Wu, Tse-Ching; Chen, Chien-Ju; Chen, Yin-Nien; Hu, Vita Pi-Ho; Su, Pin; Chuang, Ching-Te
國立交通大學 2017-04-21T06:48:17Z Simulation of Grain-Boundary Induced V-th Variability in Stackable NAND Flash Using a Voronoi Approach Yang, Ching-Wei; Chao, Shao-Heng; Su, Pin
國立交通大學 2016-03-28T08:17:18Z 二維材料金氧半元件於邏輯電路與記憶體應用之適用性評估(I) 蘇彬; Su Pin
國立交通大學 2016-03-28T00:04:24Z Evaluation of Monolayer and Bilayer 2-D Transition Metal Dichalcogenide Devices for SRAM Applications Yu, Chang-Hung; Fan, Ming-Long; Yu, Kuan-Chin; Hu, Vita Pi-Ho; Su, Pin; Chuang, Ching-Te
國立交通大學 2016-03-28T00:04:17Z Impact of Quantum Capacitance on Intrinsic Inversion Capacitance Characteristics and Inversion-Charge Loss for Multigate III-V-on-Insulator nMOSFETs Shen, Hsin-Hung; Shen, Shih-Lun; Yu, Chang-Hung; Su, Pin
國立交通大學 2015-12-02T03:00:54Z Stability/Performance Assessment of Monolithic 3D 6T/ST SRAM Cells Considering Transistor-Level Interlayer Coupling Fan, Ming-Long; Hu, Vita Pi-Ho; Chen, Yin-Nien; Su, Pin; Chuang, Ching-Te
國立交通大學 2015-11-26T01:07:47Z 超薄絕緣鍺金氧半場效電晶體在量子侷限下的短通道效應模型與分析 謝欣原; Hsieh, Hsin-Yuan; 蘇彬; Su, Pin
國立交通大學 2015-11-26T01:02:59Z Spacer之設計對多重閘極絕緣砷化銦鎵金氧半鰭狀式場效電晶體的靜電完整性及效能的影響 羅章庭; Lo, Chang-Ting; 蘇彬; Su, Pin
國立交通大學 2015-11-26T00:56:23Z 單晶三維積體之銦鎵砷/鍺超薄電晶體邏輯電路與靜態隨機存取記憶體考慮層間電耦合之分析 余冠瑾; Yu, Kuan-Chin; 蘇彬; Su, Pin
國立交通大學 2015-11-26T00:55:07Z 量子電容對於三五族多閘極金氧半場效電晶體本質反轉層電容之影響 沈信宏; Shen, Hsin-Hung; 蘇彬; Su, Pin
國立交通大學 2015-07-21T11:21:14Z Evaluation of Stability, Performance of Ultra-Low Voltage MOSFET, TFET, and Mixed TFET-MOSFET SRAM Cell With Write-Assist Circuits Chen, Yin-Nien; Fan, Ming-Long; Hu, Vita Pi-Ho; Su, Pin; Chuang, Ching-Te
國立交通大學 2015-07-21T11:20:55Z Evaluation of Sub-0.2 V High-Speed Low-Power Circuits Using Hetero-Channel MOSFET and Tunneling FET Devices Chen, Yin-Nien; Fan, Ming-Long; Hu, Vita Pi-Ho; Su, Pin; Chuang, Ching-Te
國立交通大學 2015-07-21T08:31:30Z Investigation of Backgate-Bias Dependence of Intrinsic Variability for UTB Hetero-Channel MOSFETs Considering Quantum Confinement Yu, Chang-Hung; Su, Pin
國立交通大學 2015-07-21T08:31:27Z Evaluation of Read-and Write-Assist Circuits for GeOI FinFET 6T SRAM Cells Hu, Vita Pi-Ho; Fan, Ming-Long; Su, Pin; Chuang, Ching-Te
國立交通大學 2015-07-21T08:31:16Z Investigation and Optimization of Monolithic 3D Logic Circuits and SRAM Cells Considering Interlayer Coupling Fan, Ming-Long; Hu, Vita Pi-Ho; Chen, Yin-Nien; Su, Pin; Chuang, Ching-Te
國立交通大學 2015-07-21T08:31:11Z Evaluation of Transient Voltage Collapse Write-Assist for GeOI and SOI FinFET SRAM Cells Hu, Vita Pi-Ho; Fan, Ming-Long; Su, Pin; Chuang, Ching-Te
國立交通大學 2015-07-21T08:29:06Z Investigation and comparison of analog figures-of-merit for TFET and FinFET considering work-function variation Lee, Ko-Chun; Fan, Ming-Long; Su, Pin
國立交通大學 2015-07-21T08:29:05Z Investigation of Multi-V-th Efficiency for Trigate GeOI p-MOSFETs Using Analytical Solution of 3-D Poisson\'s Equation Wu, Shu-Hua; Yu, Chang-Hung; Chiang, Chun-Hsien; Su, Pin
國立交通大學 2015-07-21T08:29:05Z Investigation of Backgate-Biasing Effect for Ultrathin-Body III-V Heterojunction Tunnel FET Fan, Ming-Long; Hu, Vita Pi-Ho; Hsu, Chih-Wei; Su, Pin; Chuang, Ching-Te
國立交通大學 2015-07-21T08:28:07Z Analysis of GeOI FinFET 6T SRAM Cells With Variation-Tolerant WLUD Read-Assist and TVC Write-Assist Hu, Vita Pi-Ho; Fan, Ming-Long; Su, Pin; Chuang, Ching-Te
國立交通大學 2014-12-16T06:15:18Z SCHMITT TRIGGER-BASED FINFET SRAM CELL Chuang Ching-Te; Hsieh Chien-Yu; Fan Ming-Long; Hu Pi-Ho; Su Pin
國立交通大學 2014-12-16T06:15:00Z INDEPENDENTY-CONTROLLED-GATE SRAM CHUANG Ching-Te; Chen Yin-Nien; Hsieh Chien-Yu; Fan Ming-Long; Hu Pi-Ho; Su Pin
國立交通大學 2014-12-16T06:14:14Z Schmitt trigger-based finFET SRAM cell Chuang Ching-Te; Hsieh Chien-Yu; Fan Ming-Long; Hu Pi-Ho; Su Pin

显示项目 41-90 / 198 (共4页)
1 2 3 4 > >>
每页显示[10|25|50]项目