English  |  正體中文  |  简体中文  |  Total items :2853327  
Visitors :  45086356    Online Users :  897
Project Commissioned by the Ministry of Education
Project Executed by National Taiwan University Library
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
About TAIR

Browse By

News

Copyright

Related Links

"wey i c"

Return to Browse by Author
Sorting by Title Sort by Date

Showing items 1-10 of 11  (2 Page(s) Totally)
1 2 > >>
View [10|25|50] records per page

Institution Date Title Author
臺大學術典藏 2018-09-10T07:04:42Z An efficient methodology to evaluate nanoscale circuit fault-tolerance performance based on Belief Propagation Rao, H.; Chen, J.; Zhao, V.H.; Ang, W.T.; Wey, I.-C.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:04:42Z Design and analysis of isolated noise-tolerant (INT) technique in dynamic CMOS circuits Wey, I.-C.; Chen, Y.-G.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T06:31:54Z Low-latency quasi-synchronous transmission technique for multiple-clock-domain IP modules Ye, J.-J.; Chen, Y.-G.; Wey, I.-C.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T06:31:53Z Ensemble dependent matrix methodology for probabilistic-based fault-tolerant nanoscale circuit design Rao, H.; Chen, J.; Yu, C.; Ang, W.T.; Wey, I.-C.; Wu, A.-Y.; Zhao, H.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T06:31:52Z A 0.13μm hardware-efficient probabilistic-based noise-tolerant circuit design and implementation with 24.5dB noise-immunity improvement Wey, I.-C.; Chen, Y.-G.; Yu, C.; Chen, J.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T06:31:52Z A clock-fault tolerant architecture and circuit for reliable nanoelectronics system Ang, W.T.; Rao, H.F.; Yu, C.; Liu, J.; Wey, I.-C.; Wu, A.-Y.; Zhao, H.; Chen, J.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T05:24:15Z A scalable DCO design for portable ADPLL designs Wu, C.-T.; Wang, W.; Wey, I.-C.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T05:24:14Z A 2gb/s high-speed scalable shift-register based on-chip serial communication design for SoC applications Wey, I.-C.; Chang, L.-H.; Chen, Y.-G.; Chang, S.-H.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T05:24:14Z A high-speed scalable shift-register based on-chip serial communication design for SoC applications Wang, W.; Wu, A.-Y.; AN-YEU(ANDY) WU; Wey, I.-C.; Chen, Y.-G.; Wu, C.-T.
臺大學術典藏 2018-09-10T04:56:05Z A fast and power-saving self-timed manchester carry-bypass adder for booth multiplier-accumulator design Wey, I.-C.; Chow, H.-C.; Chen, Y.-G.; Wu, A.-Y.; AN-YEU(ANDY) WU

Showing items 1-10 of 11  (2 Page(s) Totally)
1 2 > >>
View [10|25|50] records per page