English  |  正體中文  |  简体中文  |  Total items :0  
Visitors :  51654026    Online Users :  923
Project Commissioned by the Ministry of Education
Project Executed by National Taiwan University Library
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
About TAIR

Browse By

News

Copyright

Related Links

"wu a y"

Return to Browse by Author
Sorting by Title Sort by Date

Showing items 106-115 of 196  (20 Page(s) Totally)
<< < 6 7 8 9 10 11 12 13 14 15 > >>
View [10|25|50] records per page

Institution Date Title Author
臺大學術典藏 2018-09-10T08:15:38Z A 2.17 mm2 125 mW reconfigurable SVD chip for IEEE 802.11n system Chen, Y.-L.;Jheng, T.-J.;Zhan, C.-Z.;Wu, A.-Y.; Chen, Y.-L.; Jheng, T.-J.; Zhan, C.-Z.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:38:00Z Fault-tolerant router with built-in self-test/self-diagnosis and fault-isolation circuits for 2D-mesh based chip multiprocessor systems Lin, S.-Y.;Shen, W.-C.;Hsu, C.-C.;Chao, C.-H.;Wu, A.-Y.; Lin, S.-Y.; Shen, W.-C.; Hsu, C.-C.; Chao, C.-H.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:38:00Z High-convergence-speed low-computation-complexity SVD algorithm for MIMO-OFDM systems AN-YEU(ANDY) WU; Wu, A.-Y.; Jheng, T.-J.; Chen, Y.-L.; Jheng, K.-Y.; Zhan, C.-Z.; Zhan, C.-Z.;Jheng, K.-Y.;Chen, Y.-L.;Jheng, T.-J.;Wu, A.-Y.
臺大學術典藏 2018-09-10T07:38:00Z Low-power memory-reduced traceback MAP decoding for double-binary convolutional turbo decoder Lin, C.-H.; Chen, C.-Y.; Wu, A.-Y.; Tsai, T.-H.; AN-YEU(ANDY) WU; Lin, C.-H.;Chen, C.-Y.;Wu, A.-Y.;Tsai, T.-H.
臺大學術典藏 2018-09-10T07:38:00Z Multilevel LINC system designs for power efficiency enhancement of transmitters Jheng, K.-Y.;Chen, Y.-J.;Wu, A.-Y.; Jheng, K.-Y.; Chen, Y.-J.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:38:00Z PAC Duo SoC performance analysis with ESL design methodology Chuang, I.-Y.;Chang, C.-W.;Fan, T.-Y.;Yeh, J.-C.;Ji, K.-M.;Ma, J.-L.;Wu, A.-Y.;Lin, S.-Y.; Chuang, I.-Y.; Chang, C.-W.; Fan, T.-Y.; Yeh, J.-C.; Ji, K.-M.; Ma, J.-L.; Wu, A.-Y.; Lin, S.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:37:59Z A scalable built-in self-test/self-diagnosis architecture for 2D-mesh based chip multiprocessor systems Lin, S.-Y.;Hsu, C.-C.;Wu, A.-Y.; Lin, S.-Y.; Hsu, C.-C.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:37:59Z A triple-mode LDPC decoder design for IEEE 802.11n system Chao, M.-A.;Wen, J.-Y.;Shih, X.-Y.;Wu, A.-Y.; Chao, M.-A.; Wen, J.-Y.; Shih, X.-Y.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T07:37:58Z A 52-mW 8.29mm2 19-mode LDPC decoder chip for mobile WiMAX applications AN-YEU(ANDY) WU; Wu, A.-Y.; Lin, C.-H.; Zhan, C.-Z.; Shih, X.-Y.; Shih, X.-Y.;Zhan, C.-Z.;Lin, C.-H.;Wu, A.-Y.
臺大學術典藏 2018-09-10T07:37:58Z A real-time programmable LDPC decoder chip for arbitrary QC-LDPC parity check matrices Shih, X.-Y.;Zhan, C.-Z.;Wu, A.-Y.; Shih, X.-Y.; Zhan, C.-Z.; Wu, A.-Y.; AN-YEU(ANDY) WU

Showing items 106-115 of 196  (20 Page(s) Totally)
<< < 6 7 8 9 10 11 12 13 14 15 > >>
View [10|25|50] records per page