|
"wu cy"的相关文件
显示项目 341-365 / 607 (共25页) << < 9 10 11 12 13 14 15 16 17 18 > >> 每页显示[10|25|50]项目
| 國立交通大學 |
2014-12-08T15:05:48Z |
PHYSICAL TIMING MODELS OF SMALL-GEOMETRY CMOS INVERTERS AND MULTI-INPUT NAND NOR GATES AND THEIR APPLICATIONS
|
WU, CY; HWANG, JS |
| 國立交通大學 |
2014-12-08T15:05:48Z |
CMOS NONTHRESHOLD LOGIC (NTL) AND CASCODE NONTHRESHOLD LOGIC (CNTL) FOR HIGH-SPEED APPLICATIONS
|
WANG, JS; WU, CY; TSAI, MK |
| 國立交通大學 |
2014-12-08T15:05:45Z |
ANALYSIS AND MODELING OF INITIAL DELAY TIME AND ITS IMPACT ON PROPAGATION DELAY OF CMOS LOGIC GATES
|
YANG, YH; WU, CY |
| 國立交通大學 |
2014-12-08T15:05:45Z |
A NEW GENERAL-METHOD TO MODEL SIGNAL TIMING OF E D NMOS LOGIC
|
WU, CY; LIN, YT |
| 國立交通大學 |
2014-12-08T15:05:40Z |
REALIZATIONS OF IIR FIR AND N-PATH FILTERS USING A NOVEL SWITCHED-CAPACITOR TECHNIQUE
|
YU, TC; WU, CY; CHANG, SS |
| 國立交通大學 |
2014-12-08T15:05:39Z |
A NEW ALGORITHM FOR STEADY-STATE 2-D NUMERICAL-SIMULATION OF MOSFETS
|
PERNG, RK; WU, CY |
| 國立交通大學 |
2014-12-08T15:05:37Z |
THE SIGNAL DELAY IN INTERCONNECTION LINES CONSIDERING THE EFFECTS OF SMALL-GEOMETRY CMOS INVERTERS
|
SHIAU, MC; WU, CY |
| 國立交通大學 |
2014-12-08T15:05:37Z |
A QUASI-2-DIMENSIONAL ANALYTICAL MODEL FOR THE TURN-ON CHARACTERISTICS OF POLYSILICON THIN-FILM TRANSISTORS
|
LIN, PS; GUO, JY; WU, CY |
| 國立交通大學 |
2014-12-08T15:05:37Z |
THE EFFECT OF GATE ELECTRODES USING TUNGSTEN SILICIDES AND OR POLYSILICON ON THE DIELECTRIC CHARACTERISTICS OF VERY THIN OXIDES
|
CHENG, HC; CHAO, CY; SU, WD; CHANG, SW; LEE, MK; WU, CY |
| 國立交通大學 |
2014-12-08T15:05:35Z |
MOS DEVICE PARAMETER OPTIMIZATION BASED ON TRANSIENT TRAJECTORY CONSIDERATIONS
|
WU, CY; JANG, WY; LIU, ID |
| 國立交通大學 |
2014-12-08T15:05:32Z |
AN ANALYTIC SATURATION MODEL FOR DRAIN AND SUBSTRATE CURRENTS OF CONVENTIONAL AND LDD MOSFETS
|
HUANG, GS; WU, CY |
| 國立交通大學 |
2014-12-08T15:05:32Z |
EXCELLENT THERMAL-STABILITY OF COBALT ALUMINUM-ALLOY SCHOTTKY CONTACTS ON GAAS SUBSTRATES
|
CHENG, HC; WU, CY; SHY, JJ |
| 國立交通大學 |
2014-12-08T15:05:30Z |
EFFICIENT PHYSICAL TIMING MODELS FOR CMOS AND-OR-INVERTER AND OR-AND-INVERTER GATES AND THEIR APPLICATIONS
|
WU, CY; SHIAU, MC |
| 國立交通大學 |
2014-12-08T15:05:27Z |
REALIZATIONS OF IIR/FIR AND N-PATH FILTERS USING A NOVEL SWITCHED-CAPACITOR TECHNIQUE
|
YU, TC; WU, CY; CHANG, SC |
| 國立交通大學 |
2014-12-08T15:05:27Z |
DELAY MODELS AND SPEED IMPROVEMENT TECHNIQUES FOR RC TREE INTERCONNECTIONS AMONG SMALL-GEOMETRY CMOS INVERTERS
|
WU, CY; SHIAU, MC |
| 國立交通大學 |
2014-12-08T15:05:25Z |
PHYSICAL TIMING MODELS AND DESIGN METHODOLOGY OF BIPOLAR NONTHRESHOLD LOGIC-CIRCUITS
|
WU, CY; WU, TS |
| 國立交通大學 |
2014-12-08T15:05:17Z |
NEW PHYSICAL TIMING MODELS OF BIPOLAR NONSATURATION LOGIC USING CURRENT DOMAIN ANALYSIS TECHNIQUE
|
WU, CY; WU, TS |
| 國立交通大學 |
2014-12-08T15:05:15Z |
EFFICIENT TECHNIQUES IN THE SIZING AND CONSTRAINED OPTIMIZATION OF CMOS COMBINATIONAL LOGIC-CIRCUITS
|
HWANG, JS; WU, CY |
| 國立交通大學 |
2014-12-08T15:05:14Z |
A NEW METHODOLOGY FOR DEVELOPING A FAST 2-DIMENSIONAL MOSFET DEVICE SIMULATOR
|
PERNG, RK; LIN, PS; WU, CY |
| 國立交通大學 |
2014-12-08T15:05:13Z |
A NEW SIMPLIFIED 2-DIMENSIONAL MODEL FOR THE THRESHOLD VOLTAGE OF MOSFETS WITH NONUNIFORMLY DOPED SUBSTRATE
|
LIN, PS; WU, CY |
| 國立交通大學 |
2014-12-08T15:05:10Z |
LATCHED CMOS DIFFERENTIAL LOGIC (LCDL) FOR COMPLEX HIGH-SPEED VLSI
|
WU, CY; CHENG, KH |
| 國立交通大學 |
2014-12-08T15:05:08Z |
DESIGN TECHNIQUES FOR HIGH-FREQUENCY CMOS SWITCHED-CAPACITOR FILTERS USING NON-OP-AMP-BASED UNITY-GAIN AMPLIFIERS
|
WU, CY; LU, PH; TSAI, MK |
| 國立交通大學 |
2014-12-08T15:04:59Z |
A NEW ON-CHIP ESD PROTECTION CIRCUIT WITH DUAL PARASITIC SCR STRUCTURES FOR CMOS VLSI
|
WU, CY; KER, MD; LEE, CY; KO, J |
| 國立交通大學 |
2014-12-08T15:04:54Z |
PHYSICAL MODEL FOR CHARACTERIZING AND SIMULATING A FLOTOX EEPROM DEVICE
|
WU, CY; CHEN, CF |
| 國立交通大學 |
2014-12-08T15:04:49Z |
THE PROCESS WINDOW OF A-SI/TI BILAYER METALLIZATION FOR AN OXIDATION-RESISTANT AND SELF-ALIGNED TISI2 PROCESS
|
LOU, YS; WU, CY; CHENG, HC |
显示项目 341-365 / 607 (共25页) << < 9 10 11 12 13 14 15 16 17 18 > >> 每页显示[10|25|50]项目
|