English  |  正體中文  |  简体中文  |  總筆數 :0  
造訪人次 :  52715922    線上人數 :  509
教育部委託研究計畫      計畫執行:國立臺灣大學圖書館
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
關於TAIR

瀏覽

消息

著作權

相關連結

"yao wen chang"的相關文件

回到依作者瀏覽
依題名排序 依日期排序

顯示項目 186-210 / 348 (共14頁)
<< < 3 4 5 6 7 8 9 10 11 12 > >>
每頁顯示[10|25|50]項目

機構 日期 題名 作者
臺大學術典藏 2018-09-10T07:36:54Z Introduction Stroud, C.E.;Wang, L.T.;Chang, Y.-W.; Stroud, C.E.; Wang, L.T.; Chang, Y.-W.; YAO-WEN CHANG
臺大學術典藏 2018-09-10T07:36:53Z Voltage-island partitioning and floorplanning under timing constraints Lee, W.-P.;Liu, H.-Y.;Chang, Y.-W.; Lee, W.-P.; Liu, H.-Y.; Chang, Y.-W.; YAO-WEN CHANG
臺大學術典藏 2018-09-10T07:36:53Z Voltage-Island partitioning and floorplanning under timing constraints Lee, W.-P.;Liu, H.-Y.;Chang, Y.-W.; Lee, W.-P.; Liu, H.-Y.; Chang, Y.-W.; YAO-WEN CHANG
臺大學術典藏 2018-09-10T07:36:53Z Voltage-drop aware analytical placement by global power spreading for mixed-size circuit designs Chuang, Y.-L.;Lee, P.-W.;Chang, Y.-W.; Chuang, Y.-L.; Lee, P.-W.; Chang, Y.-W.; YAO-WEN CHANG
臺大學術典藏 2018-09-10T07:08:26Z An Efficient Graph-Based Algorithm for ESD Current Path Analysis C. H. Liu;H. Y. Liu;C. W. Lin;S. J. Chou;Y. W. Chang;S. Y. Kuo;S. Y. Yuan;Y. W. Chen; C. H. Liu; H. Y. Liu; C. W. Lin; S. J. Chou; Y. W. Chang; S. Y. Kuo; S. Y. Yuan; Y. W. Chen; SY-YEN KUO; YAO-WEN CHANG
臺大學術典藏 2018-09-10T07:03:51Z Maximally routable switch matrices for FPD design Wu, Guang-Min; Chang, Yao-Wen; YAO-WEN CHANG
臺大學術典藏 2018-09-10T07:03:51Z Graph matching-based algorithms for FPGA segmentation design YAO-WEN CHANG; Wong, D.F.; Lin, Jai-Ming; Chang, Yao-Wen
臺大學術典藏 2018-09-10T07:03:50Z An optimal network-flow-based simultaneous diode and jumper insertion algorithm for antenna fixing Jiang, Z.-W.; Chang, Y.-W.; YAO-WEN CHANG
臺大學術典藏 2018-09-10T07:03:50Z A progressive-ILP based routing algorithm for cross-referencing biochips Yuh, Ping-Hung; Sapatnekar, S.; Yang, Chia-Lin; Chang, Yao-Wen; YAO-WEN CHANG; CHIA-LIN YANG
臺大學術典藏 2018-09-10T07:03:50Z A new multilevel framework for large-scale interconnect-driven floorplanning YAO-WEN CHANG; Lin, S.-C.; Chang, Y.-W.; Chen, T.-C.
臺大學術典藏 2018-09-10T07:03:50Z Timing-driven routing for symmetrical-array-based FPGAs Zhu, Kai; Chang, Yao-Wen; Wong, D.F.; YAO-WEN CHANG
臺大學術典藏 2018-09-10T07:03:50Z Switch-matrix architecture and routing for FPDs Wu, Guang-Min; Chang, Yao-Wen; YAO-WEN CHANG
臺大學術典藏 2018-09-10T07:03:49Z Full-chip routing considering double-via insertion Chen, H.-Y.; Chiang, M.-F.; Chang, Y.-W.; Chen, L.; Han, B.; YAO-WEN CHANG
臺大學術典藏 2018-09-10T07:03:49Z Effective wire models for X-architecture placement Chen, T.-C.; Chuang, Y.-L.; Chang, Y.-W.; YAO-WEN CHANG
臺大學術典藏 2018-09-10T07:03:49Z Constraint graph-based macro placement for modern mixed-size circuit designs Chen, H.-C.; Chuang, Y.-L.; Chang, Y.-W.; Chang, Y.-C.; YAO-WEN CHANG
臺大學術典藏 2018-09-10T07:03:49Z BioRoute: A network-flow-based routing algorithm for the synthesis of digital microfluidic biochips Yuh, Ping-Hung;Yang, Chia-Lin;Chang, Yao-Wen; Yuh, Ping-Hung; Yang, Chia-Lin; Chang, Yao-Wen; YAO-WEN CHANG; Yang, Chia-Lin
臺大學術典藏 2018-09-10T07:03:49Z Area-I/O flip-chip routing for chip-package co-design Fang, J.-W.; Chang, Y.-W.; YAO-WEN CHANG
臺大學術典藏 2018-09-10T07:03:48Z NTUplace3: An analytical placer for large-scale mixed-size designs with preplaced blocks and density constraints Chen, T.-C.; Jiang, Z.-W.; Hsu, T.-C.; Chen, H.-C.; Chang, Y.-W.; YAO-WEN CHANG
臺大學術典藏 2018-09-10T07:03:48Z Multilayer obstacle-avoiding rectilinear steiner tree construction based on spanning graphs Lin, C.-W.;Huang, S.-L.;Hsu, K.-C.;Lee, M.-X.;Chang, Y.-W.; Lin, C.-W.; Huang, S.-L.; Hsu, K.-C.; Lee, M.-X.; Chang, Y.-W.; YAO-WEN CHANG
臺大學術典藏 2018-09-10T07:03:48Z Multi-layer global routing considering via and wire capacities Hsu, C.-H.; Chen, H.-Y.; Chang, Y.-W.; YAO-WEN CHANG
臺大學術典藏 2018-09-10T07:03:48Z MP-trees: A packing-based macro placement algorithm for modern mixed-size designs Chen, T.-C.; Yuh, P.-H.; Chang, Y.-W.; Huang, F.-J.; Liu, T.-Y.; YAO-WEN CHANG
臺大學術典藏 2018-09-10T07:03:48Z Metal-density-driven placement for CMP variation and routability Chen, T.-C.; Cho, M.; Pan, D.Z.; Chang, Y.-W.; YAO-WEN CHANG
臺大學術典藏 2018-09-10T07:03:48Z Metal-density driven placement for CMP variation and routability Chen, T.-C.; Cho, M.; Pan, D.Z.; Chang, Y.-W.; YAO-WEN CHANG
臺大學術典藏 2018-09-10T07:03:47Z Sensitivity-based multiple-Vt cell swapping for leakage power reduction Lee, W.-P.; Liu, H.-Y.; Ho, K.-H.; Chang, Y.-W.; YAO-WEN CHANG
臺大學術典藏 2018-09-10T07:03:47Z Routing for chip-package-board co-design considering differential pairs Fang, J.-W.; Ho, K.-H.; Chang, Y.-W.; YAO-WEN CHANG

顯示項目 186-210 / 348 (共14頁)
<< < 3 4 5 6 7 8 9 10 11 12 > >>
每頁顯示[10|25|50]項目