|
"chuang y l"的相关文件
显示项目 21-30 / 46 (共5页) << < 1 2 3 4 5 > >> 每页显示[10|25|50]项目
| 臺大學術典藏 |
2018-09-10T15:33:16Z |
Factors governing phytoplankton biomass and production in tropical estuaries of western Taiwan
|
Pan, C.-W.;Chuang, Y.-L.;Chou, L.-S.;Chen, M.-H.;Lin, H.-J.; Pan, C.-W.; Chuang, Y.-L.; Chou, L.-S.; Chen, M.-H.; Lin, H.-J.; LIEN-SIANG CHOU |
| 臺大學術典藏 |
2018-09-10T08:42:37Z |
Pulsed-latch aware placement for timing-integrity optimization
|
Chuang, Y.-L.;Kim, S.;Shin, Y.;Chang, Y.-W.; Chuang, Y.-L.; Kim, S.; Shin, Y.; Chang, Y.-W.; YAO-WEN CHANG |
| 臺大學術典藏 |
2018-09-10T08:42:37Z |
PRICE: Power reduction by placement and clock-network co-synthesis for pulsed-latch designs
|
Chuang, Y.-L.;Lin, H.-T.;Ho, T.-Y.;Chang, Y.-W.;Marculescu, D.; Chuang, Y.-L.; Lin, H.-T.; Ho, T.-Y.; Chang, Y.-W.; Marculescu, D.; YAO-WEN CHANG |
| 臺大學術典藏 |
2018-09-10T08:42:36Z |
Voltage-drop aware analytical placement by global power spreading for mixed-size circuit designs
|
Chuang, Y.-L.;Lee, P.-W.;Chang, Y.-W.; Chuang, Y.-L.; Lee, P.-W.; Chang, Y.-W.; YAO-WEN CHANG |
| 臺大學術典藏 |
2018-09-10T08:14:58Z |
Design-hierarchy aware mixed-size placement for routability optimization
|
Chuang, Y.-L.; Nam, G.-J.; Alpert, C.J.; Chang, Y.-W.; Roy, J.; Viswanathan, N.; Chuang, Y.-L.; Nam, G.-J.; Alpert, C.J.; Chang, Y.-W.; Roy, J.; Viswanathan, N.; YAO-WEN CHANG |
| 臺大學術典藏 |
2018-09-10T08:14:56Z |
Pulsed-latch aware placement for timing-integrity optimization
|
Chuang, Y.-L.; Kim, S.; Shin, Y.; Chang, Y.-W.; Chuang, Y.-L.; Kim, S.; Shin, Y.; Chang, Y.-W.; YAO-WEN CHANG |
| 臺大學術典藏 |
2018-09-10T07:45:39Z |
Working hours and risk of gestational hypertension and pre-eclampsia
|
Chang, P.-J.;Chu, L.-C.;Hsieh, W.-S.;Chuang, Y.-L.;Lin, S.-J.;Chen, P.-C.; Pau-Chung CHEN |
| 臺大學術典藏 |
2018-09-10T07:36:53Z |
Voltage-drop aware analytical placement by global power spreading for mixed-size circuit designs
|
Chuang, Y.-L.;Lee, P.-W.;Chang, Y.-W.; Chuang, Y.-L.; Lee, P.-W.; Chang, Y.-W.; YAO-WEN CHANG |
| 臺大學術典藏 |
2018-09-10T07:03:49Z |
Effective wire models for X-architecture placement
|
Chen, T.-C.; Chuang, Y.-L.; Chang, Y.-W.; YAO-WEN CHANG |
| 臺大學術典藏 |
2018-09-10T07:03:49Z |
Constraint graph-based macro placement for modern mixed-size circuit designs
|
Chen, H.-C.; Chuang, Y.-L.; Chang, Y.-W.; Chang, Y.-C.; YAO-WEN CHANG |
显示项目 21-30 / 46 (共5页) << < 1 2 3 4 5 > >> 每页显示[10|25|50]项目
|