| 國立臺灣大學 |
2002 |
Multi-bit delta-sigma modulator using a modified DWA algorithm
|
Kuo, Chien-Hung; Hsueh, Tzu-Chien; Liu, Shen-Iuan |
| 淡江大學 |
2001-10 |
CMOS oversampling Delta-Sigma magnetic-to-digital converters
|
Kuo, Chien-hung; Chen, Shr-lung; Ho, Lee-an; Liu, Shen-iuan |
| 淡江大學 |
2001-05 |
CMOS oversampling ΔΣ magnetic to digital converters
|
Ho, Lee-an; Chen, Shr-lung; Kuo, Chien-hung; Liu, Shen-iuan |
| 國立臺灣大學 |
2001-05 |
CMOS oversampling /spl delta//spl Sigma/ magnetic to digital converters
|
Ho, Lee-An; Chen, Shr-Lung; Kuo, Chien-Hung; Liu, Shen-Iuan |
| 國立臺灣大學 |
2001-05 |
A fast-lock mixed-mode DLL using a 2-b SAR algorithm
|
Dehng, Guang-Kaai; Lin, Jyh-Woei; Liu, Shen-Iuan |
| 國立臺灣大學 |
2001 |
An 8-bit 10 MS/s Folding and Interpolating ADC Using the Continuous-Time Auto-Zero Technique
|
Liu, Ming-Huang; Liu, Shen-Iuan |
| 國立臺灣大學 |
2001 |
Low-voltage analog tripler circuit
|
Chang, Cheng-Chieh; Liu, Shen-Iuan; Hwang, Yuh-Shyan |
| 國立臺灣大學 |
2001 |
A one-wire approach for skew compensating clock distribution based on bidirectional techniques
|
Yang, Ching-Yuan; Liu, Shen-Iuan |
| 國立臺灣大學 |
2001 |
Integrator and differentiator with time constant multiplicationusing current feedback amplifier
|
Lee, Jiin-Long; Liu, Shen-Iuan |
| 國立臺灣大學 |
2001 |
Low-voltage CMOS low-noise amplifier using planar-interleavedtransformer
|
Tang, Chih-Chun; Liu, Shen-Iuan |
| 國立臺灣大學 |
2001 |
A 2.4GHz low voltage CMOS down-conversion double-balanced mixer
|
TANG, Chih-Chun; WU, Chia-Hsin; FENG, Wu-Sheng; LIU, Shen-Iuan |
| 國立臺灣大學 |
2001 |
Low-Voltage CMOS Frequency Synthesizer for ERMES Pager Application
|
Hsu, June-Ming; Dehng, Guang-Kaai; Yang, Ching-Yuan; Yang, Chu-Yuan; Liu, Shen-Iuan |
| 國立臺灣大學 |
2001 |
A CMOS 400-Mb/s serial link for AS-memory systems using a PWMscheme
|
Chen, Wei-Hung; Dehang, Guang-Kaai; Chen, Jong-Woei; Liu, Shen-Iuan |
| 國立臺灣大學 |
2000-09 |
Current-mode full-wave rectifier and vector summation circuit
|
Chang, Cheng-Chieh; Liu, Shen-Iuan |
| 臺大學術典藏 |
2000-09 |
Current-mode full-wave rectifier and vector summation circuit
|
Chang, Cheng-Chieh; Liu, Shen-Iuan; Chang, Cheng-Chieh; Liu, Shen-Iuan |
| 國立臺灣大學 |
2000-08 |
A 2 V clock synchronizer using digital delay-locked loop
|
Hwang, Chorng-Sii; Chung, Wang-Chih; Wang, Chih-Yong; Tsao, Hen-Wai; Liu, Shen-Iuan |
| 國立臺灣大學 |
2000-08 |
Current-mode pseudo-exponential circuit with tunable input range
|
Chang, Cheng-Chieh; Liu, Shen-Iuan |
| 臺大學術典藏 |
2000-08 |
A 2 V clock synchronizer using digital delay-locked loop
|
Hwang, Chorng-Sii; Chung, Wang-Chih; Wang, Chih-Yong; Tsao, Hen-Wai; Liu, Shen-Iuan; Hwang, Chorng-Sii; Chung, Wang-Chih; Wang, Chih-Yong; Tsao, Hen-Wai; Liu, Shen-Iuan |
| 臺大學術典藏 |
2000-08 |
Current-mode pseudo-exponential circuit with tunable input range
|
Chang, Cheng-Chieh; Liu, Shen-Iuan; Chang, Cheng-Chieh; Liu, Shen-Iuan |
| 淡江大學 |
2000-02 |
A double-sampling pseudo-two-path bandpass delta-sigma modulator
|
Liu, Shen-iuan; Kuo, Chien-hung; Tsai, Ruey-yuan; Wu, Jing-shown |
| 國立臺灣大學 |
2000-01 |
Realisation of exponential V-I converter using composite NMOS transistors
|
Liu, Weihsing; Chang, Cheng-Chieh; Liu, Shen-Iuan |
| 國立臺灣大學 |
2000 |
A double-sampling pseudo-two-path bandpass ΔΣ modulator
|
Liu, Shen-Iuan; Kuo, Chien-Hung; Tsai, Ruey-Yuan; Wu, Jingshown |
| 國立臺灣大學 |
2000 |
A 900-MHz/1-V CMOS frequency synthesizer
|
Dehng, Guang-Kaai; Yang, Ching-Yuan; Hsu, June-Ming; Liu, Shen-Iuan |
| 國立臺灣大學 |
2000 |
Clock-deskew buffer using a SAR-controlled delay-locked loop
|
Dehng, Guang-Kaai; Hsu, June-Ming; Yang, Ching-Yuan; Liu, Shen-Iuan |
| 國立臺灣大學 |
2000 |
Fast-switching frequency synthesizer with a discriminator-aided phase detector
|
Yang, Ching-Yuan; Liu, Shen-Iuan |