English  |  正體中文  |  简体中文  |  0  
???header.visitor??? :  51779482    ???header.onlineuser??? :  1102
???header.sponsordeclaration???
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
???ui.leftmenu.abouttair???

???ui.leftmenu.bartitle???

???index.news???

???ui.leftmenu.copyrighttitle???

???ui.leftmenu.link???

"lu s k"???jsp.browse.items-by-author.description???

???jsp.browse.items-by-author.back???
???jsp.browse.items-by-author.order1??? ???jsp.browse.items-by-author.order2???

Showing items 1-25 of 70  (3 Page(s) Totally)
1 2 3 > >>
View [10|25|50] records per page

Institution Date Title Author
臺大學術典藏 2020-06-11T06:44:36Z Integrated heterogeneous infrastructure for indoor positioning Ma, Y.-W.;Chen, J.-L.;Tsai, Y.-H.;Chou, P.-C.;Lu, S.-K.;Kuo, S.-Y.; Ma, Y.-W.; Chen, J.-L.; Tsai, Y.-H.; Chou, P.-C.; Lu, S.-K.; Kuo, S.-Y.; SY-YEN KUO
國立臺灣科技大學 2020 Temperature Sensing with a Relaxation Oscillator in CMOS ICs Sako, F.;Ikiri, Y.;Hashizume, M.;Yotsuyanagi, H.;Yokoyama, H.;Lu, S.-K.
國立臺灣科技大學 2020 Open Defect Detection Not Utilizing Boundary Scan Flip-Flops in Assembled Circuit Boards Kanda, M.;Hashizume, M.;Ali, F.A.B.;Yotsuyanagi, H.;Lu, S.-K.
國立臺灣科技大學 2020 Fault-Aware Dependability Enhancement Techniques for Flash Memories Lu, S.-K.;Yu, S.-C.;Hsu, C.-L.;Sun, C.-T.;Hashizume, M.;Yotsuyanagi, H.
國立臺灣科技大學 2020 Temperature Sensing with a Relaxation Oscillator in CMOS ICs Sako, F.;Ikiri, Y.;Hashizume, M.;Yotsuyanagi, H.;Yokoyama, H.;Lu, S.-K.
國立臺灣科技大學 2019 Resistive open defect detection in SoCs by a test method based on injected charge volume after test input application Matsumoto, Y.;Hashizume, M.;Yotsuyanagi, H.;Lu, S.-K.
國立臺灣科技大學 2019 Stand-by mode test method of interconnects between dies in 3d ICs with IEEE 1149.1 test circuits Kanda, M.;Yabui, D.;Hashizume, M.;Yotsuyanagi, H.;Lu, S.-K.
國立臺灣科技大學 2019 Retention-Aware Refresh Techniques for Reducing Power and Mitigation of Data Retention Faults in DRAM Lu, S.-K.;Huang, Huang H.-K.;Hsu, C.-L.;Sun, C.-T.;Miyase, K.
國立臺灣科技大學 2019 A fault-tolerant MPSoC for CubeSats Fuchs, C.M.;Chou, P.;Wen, X.;Murillo, N.M.;Furano, G.;Holst, S.;Tavoularis, A.;Lu, S.-K.;Plaat, A.;Marinis, K.
國立臺灣科技大學 2019 A static method for analyzing hotspot distribution on the LSI Miyase, K.;Kawano, Y.;Lu, S.-K.;Wen, X.;Kajihara, S.
國立臺灣科技大學 2018 A design for testability of open defects at interconnects in 3D stacked ICs Ashikin F.; Hashizume M.; Yotsuyanagi H.; Lu S.-K.; Roth Z.
國立臺灣科技大學 2018 Address Remapping Techniques for Enhancing Fabrication Yield of Embedded Memories Lu S.-K.; Jheng H.-C.; Lin H.-W.; Hashizume M.
國立臺灣科技大學 2018 Fault Leveling Techniques for Yield and Reliability Enhancement of NAND Flash Memories Lu S.-K.; Zhong S.-X.; Hashizume M.
國立臺灣科技大學 2018 A defective level monitor of open defects in 3D ICs with a comparator of offset cancellation type Kanda, M.;Hashizume, M.;Yotsuyanagi, H.;Lu, S.-K.
國立臺灣科技大學 2018 A defect level monitor of resistive open defect at interconnects in 3D ICs by injected charge volume Ohtani, K.;Osato, N.;Hashizume, M.;Yotsuyanagi, H.;Lu, S.-K.
國立臺灣科技大學 2018 Open defect detection with a built-in test circuit by IDDT appearance time in CMOS ICs Kambara A.; Yotsuyanagi H.; Miyoshi D.; Hashizume M.; Lu S.-K.
國立臺灣科技大學 2018 Adaptive ECC Techniques for Reliability and Yield Enhancement of Phase Change Memory Lu S.-K.; Li H.-P.; Miyase K.
國立臺灣科技大學 2018 Fault-aware page address remapping techniques for enhancing yield and reliability of flash memories Lu S.-K.; Yu S.-C.; Hashizume M.; Yotsuyanagi H.
國立臺灣科技大學 2018 Progressive ECC Techniques for Phase Change Memory Lu, S.-K.;Li, H.-P.;Miyase, K.
國立臺灣科技大學 2017 Online slack-Time binning for IO-registered die-To-die interconnects Zheng, C.-C;Huang, S.-Y;Lu, S.-K;Wang, T.-C;Tsai, K.-H;Cheng, W.-T.
國立臺灣科技大學 2017 Adaptive block-based refresh techniques for mitigation of data retention faults and reduction of refresh power Lu, S.-K.;Huang, Huang H.-K.
國立臺灣科技大學 2017 Electrical tests for capacitive open defects in assembled PCBs Alia, F.A.B.;Odoriba, A.;Hashizume, M.;Yotsuyanagi, H.;Lu, S.-K.
國立臺灣科技大學 2017 Electrical test of resistive and capacitive open defects at data bus in 3D memory IC Hashizume, M.;Shiraishi, Y.;Yotsuyanagi, H.;Yokoyama, H.;Tada, Tada T.;Lu, S.-K.
國立臺灣科技大學 2017 Resistive open defects detected by interconnect testing based on charge volume injected to 3D ICs Ohtani, K.;Osato, N.;Hashizume, M.;Yotsuyanagi, H.;Lu, S.-K.
國立臺灣科技大學 2017 A built-in current sensor made of a comparator of offset cancellation type for electrical interconnect tests of 3D ICs Kanda, M.;Hashizume, M.;Yotsuyanagi, H.;Lu, S.-K.

Showing items 1-25 of 70  (3 Page(s) Totally)
1 2 3 > >>
View [10|25|50] records per page