English  |  正體中文  |  简体中文  |  总笔数 :2816861  
造访人次 :  27620730    在线人数 :  575
教育部委托研究计画      计画执行:国立台湾大学图书馆
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
关于TAIR

浏览

消息

著作权

相关连结

跳至: [ 中文 ] [ 数字0-9 ] [ A B C D E F G H I J K L M N O P Q R S T U V W X Y Z ]
请输入前几个字:   

显示项目 90326-90375 / 2307984 (共46160页)
<< < 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 > >>
每页显示[10|25|50]项目

机构 日期 题名 作者
國立彰化師範大學 2009 "A 1-V Operated MEMS Variable Optical Attenuator Using Piezoelectric PZT Thin Film Actuators" C. Lee; F. Hsiao; T. Kobayashi; K. H. Koh; P. V. Ramana; W. Xiang; B. Yang; C. W. Tan ; D. Pinjala
國立臺灣大學 2005-12 A 1-V CMOS VCO for 60-GHz applications Luo, Tang-Nian; Bai, Shuen-Yin; Chen, Y.J.E.; Chen, Hsin-Shu; Heo, Deukhyoun
臺大學術典藏 2005 A 1-V CMOS VCO for 60-GHz applications HSIN-SHU CHEN; YI-JAN EMERY CHEN; Heo, D.; Chen, H.-S.; Chen, Y.-J.E.; Luo, T.-N.; Bai, S.-Y.
國立交通大學 2017-04-21T06:48:51Z A 1-V G(m)-C Low-Pass Filter for UWB Wireless Application Lo, Tien-Yu; Hung, Chung-Chih
臺大學術典藏 2018-09-10T08:19:11Z A 1-V Low-Noise Readout Front-End for Biomedical Applications in 0.18-μm CMOS C.-J. Chou;B.-J. Kuo;T.-H. Lin; C.-J. Chou; B.-J. Kuo; T.-H. Lin; TSUNG-HSIEN LIN
國立交通大學 2014-12-08T15:21:20Z A 1-V operated polymer vertical transistor with high on/off current ratio Chao, Yu-Chiang; Tsai, Wu-Wei; Chen, Chun-Yu; Zan, Hsiao-Wen; Meng, Hsin-Fei; Jiang, Shu-Ling; Chiang, Chun-Ming; Ku, Ming-Che
國立交通大學 2014-12-08T15:10:14Z A 1-V RF-CMOS LNA design utilizing the technique of capacitive feedback matching network Shahroury, Fadi Riad; Wu, Chung-Yu
國立交通大學 2014-12-08T15:11:51Z A 1-V, 16.9 ppm/degrees C, 250 nA Switched-Capacitor CMOS Voltage Reference Hsieh, Chun-Yu; Huang, Hong-Wei; Chen, Ke-Horng
臺大學術典藏 2018-09-10T07:08:27Z A 1-V, 16.9 ppm/℃, 250 nA Switched-Capacitor CMOS Voltage Reference H. W. Huang; C. Y. Hsieh; K. H. Chen,; S. Y. Kuo; SY-YEN KUO
國立成功大學 2007-06 A 1-V, 6-mA, 3-6 GHz broadband 0.18 mu m CMOS low-noise amplifier for UWB receiver Chang, C. P.; Yen, C. C.; Chuang, Huey-Ru
國立交通大學 2014-12-08T15:13:37Z A 1-V, Low-Power CMOS LNA for Ultra-wideband Receivers Chang, Po Yang; Wu, Hui-I; Jou, Christina F.
國立成功大學 2023-03 A 1.0 fJ energy/bit single-ended 1 kb 6T SRAM implemented using 40 nm CMOS process Wang;Chua-Chin;Sangalang;Ralph, Gerard B.;Tseng;I-Ting;Chiu;Yi-Jen;Lin;Yu-Cheng;Jose;Oliver, Lexter July A.
國立中山大學 2000-02 A 1.0 GHz 0.6-µm 8-bit carry lookahead adder using PLA-styled all-N-transistor logic C.C. Wang;C.J. Huang;K.C. Tsai
國立中山大學 1997-08 A 1.0 GHz 64-bit parallel comparator using two-phase clocking ANT dynamic logic C.C. Wang;K.C. Tsai
國立中山大學 2001-09 A 1.0 GHz clock generator design with a negative delay using a single-shot locking method C.C. Wang;Y.L. Tseng;R.S. Kao
臺大學術典藏 2018-09-10T09:16:57Z A 1.0TOPS/W 36-core neocortical computing processor with 2.3Tb/s Kautz NoC for universal visual recognition LIANG-GEE CHEN; Chen, L.-G.; Tsai, C.-Y.; Lee, Y.-J.; Chen, C.-T.
國立成功大學 2023 A 1.0�fJ energy/bit single-ended 1 kb 6T SRAM implemented using 40 nm CMOS process Wang, C.-C.;Sangalang, R.G.B.;Tseng, I.-T.;Chiu, Y.-J.;Lin, Y.-C.;Jose, O.L.J.A.
國立交通大學 2020-10-05T02:02:22Z A 1.1-3.1-GHz Tunable Quadruplexer with Compact Size and Bandwidth Control Chi, Pei-Ling; Chi, Yu-Wen; Yang, Tao
臺大學術典藏 2020-04-28T07:12:59Z A 1.1-V CMOS frequency synthesizer with pass-transistor-logic prescaler for U-NII band system Cheng, J.-L.; Wang, C.-S.; Li, W.-C.; Wang, C.-K.; WEI-CHANG LI
國立交通大學 2019-12-13T01:12:52Z A 1.16-3.89-GHz Tunable Six-Channel Diplexer with Compact Size and High Isolation Chi, Pei-Ling; Chiou, Ching-Kai
臺大學術典藏 2022-02-14T23:56:07Z A 1.18mW Double Ratchet Cryptographic Processor with Backward Secrecy for IoT Devices Yu, Sheng Jung; Lee, Yu Chi; CHIA-HSIANG YANG
國立臺灣大學 2004 A 1.1G MAC/s Sub-Word-Parallel Digital Signal Processor for Wireless Communication Applications Huang, Yuan-Hao; Ma, Hsi-Pin; Liou, Ming-Luen; Chiueh, Tzi-Dar
國立中山大學 2005-08 A 1.1V 25μW Sigma-Delta modulator Shu-Ting Yang;Jyi-Tsong Lin
國立臺灣大學 2007 A 1.1V Low Phase Noise CMOS Quadrature LC VCO with 4-Way Center-tapped Inductor Upadhyayal, Parag; Heol, Deukhyoun; Rector, David M.; Chen, Yi-Jan Emery
國立高雄第一科技大學 2014.01 A 1.1~2.4 GHz Broadband QVCO with 74% Fractional Bandwidth for DVB Tuner Applications Peng, Kang-Chun;Liu, Gi-Horng
國立中山大學 2004 A 1.2 GHz programmable DLL-based frequency multiplier for wireless applications C.C. Wang;Y.L. Tseng;H.C. She;R. Hu
國立中山大學 2004-12 A 1.2 GHz programmable DLL-based frequency multiplier for wireless applications C.C. Wang;Y.L. Tseng;H.C. She;R. Hu
國立中山大學 2002-09 A 1.2 GHz programmable DLL-based frequency multiplier for wireless applications C.C. Wang;H.C. She;R. Hu
國立交通大學 2014-12-08T15:09:50Z A 1.2 V 114 mW Dual-Band Direct-Conversion DVB-H Tuner in 0.13 mu m CMOS Kuo, Ming-Ching; Kao, Shiau-Wen; Chen, Chih-Hung; Hung, Tsun-Shuen; Shih, Yi-Shing; Yang, Tzu-Yi; Kuo, Chien-Nan
臺大學術典藏 2018-09-10T09:22:32Z A 1.2 V 15–32?GHz low-power single-balanced gate mixer with a miniature rat-race hybrid Chung-Chun Chen;Chun-Hsien Lien;Hen-Wai Tsao;Huei Wang; Chung-Chun Chen; Chun-Hsien Lien; Hen-Wai Tsao; Huei Wang; HEN-WAI TSAO; HUEI WANG
國立成功大學 2018-05-29 A 1.2 V 490 μW Sub-GHz UWB CMOS LNA with Current Reuse Negative Feedback Chen, Wei-Wei; Yang, Shang-De; Cheng, Kuang-Wei
國立成功大學 2018 A 1.2 v 490 μw Sub-GHz UWB CMOS LNA with Current Reuse Negative Feedback Chen, W.-W.;Yang, S.-D.;Cheng, K.-W.
淡江大學 2001-09 A 1.2 V 500 MHz 32-bit carry-lookahead adder 鄭國興; Cheng, Kuo-hsing; Lee, Wen-shiuan; Huang, Yung-chong
國立交通大學 2014-12-08T15:27:23Z A 1.2 V CMOS four-quadrant analog multiplier Hsiao, SY; Wu, CY
淡江大學 1996-10-13 A 1.2 V CMOS multiplier using low-power current-sensing complementary pass-transistor logic 鄭國興; Cheng, Kuo-hsing; Yee, Liow yu
淡江大學 1997-12-15 A 1.2 V low-power TSPC complementary pass transistor logic 鄭國興; Cheng, Kuo-hsing; Chen, Jian-hung
國立成功大學 2002-09 A 1.2 V rail-to-rail analog CMOS rank-order filter with k-WTA capability Hung, Yu-Cherng; Liu, Bin-Da
國立臺灣大學 2007 A 1.2-V 37–38.5-GHz Eight-Phase Clock Generator in 0.13- μm CMOS Technology Cho, Lan-Chou; Lee, Chihun; Liu, Shen-Iuan
國立交通大學 2014-12-08T15:28:31Z A 1.2-V 5.2-mW 20-30-GHz Wideband Receiver Front-End in 0.18-mu m CMOS Li, Chun-Hsing; Kuo, Chien-Nan; Kuo, Ming-Ching
臺大學術典藏 2020-08-05T02:45:27Z A 1.2-V 5.2-mW 20-30-GHz wideband receiver front-end in 0.18-μm CMOS Chun-Hsing Li; Chien-Nan Kuo; and Ming-Ching Kuo; CHUN-HSING LI; CHUN-HSING LI
臺大學術典藏 2018-09-10T14:53:48Z A 1.2-V 90-nm fully integrated compact CMOS linear power amplifier using the coupled l-shape concentric vortical transformer Yang, H.-S.;Chen, J.-H.;Chen, Y.-J.E.; Yang, H.-S.; Chen, J.-H.; Chen, Y.-J.E.; YI-JAN EMERY CHEN
臺大學術典藏 2020-01-17T07:44:51Z A 1.2-V 90-nm fully integrated compact CMOS linear power amplifier using the coupled l-shape concentric vortical transformer Yang, H.-S.; Chen, J.-H.; Chen, Y.-J.E.; JAU-HORNG CHEN
國立交通大學 2014-12-08T15:41:23Z A 1.2-V fully integrated 2.4-GHz low-noise amplifier in 0.35-mu m CMOS technology Meng, CC; Chiang, MH; Wu, TH
國立交通大學 2014-12-08T15:44:44Z A 1.2-V operation power pseudomorphic high electron mobility transistor for personal handy phone handset application Chang, EY; Lee, DH; Chen, SH
南台科技大學 2001-05 A 1.25 GHz 32-bit tree-structured carry lookahead adder Chua-Chin Wang; Po-Ming Lee; Rong-Chin Lee; Chenn-Jung Huang; 王朝欽;李博明
南台科技大學 2001-05 A 1.25 GHz 32-bit tree-structured carry lookahead adder Chua-ChinWang; Po-Ming Lee; Rong-Chin Lee
國立中山大學 2001-05 A 1.25 GHz 32-bit tree-structured carry lookahead adder C.C. Wang;P.M. Lee;R.C. Lee;C.T. Huang
南台科技大學 2003-09 A 1.25 GHz 32-bit tree-structured carry lookahead adder using modified ANT logic Chua-Chin Wang; Yih-Long Tseng; 李博明; Po-Ming Lee; Rong-Chin Lee; Chenn-Jung Hunng; 王朝欽
國立中山大學 2003 A 1.25 GHz 32-bit tree-structured carry lookahead adder using modified ANT logic C.C. Wang;Y.L. Tseng;P.M. Lee;R.C. Lee;C.J. Huang
國立中山大學 2003-09 A 1.25 GHz 32-bit tree-structured carry lookahead adder using modified ANT logic C.C. Wang; Y.L. Tseng; P.M. Lee; R.C. Lee; C.J. Huang

显示项目 90326-90375 / 2307984 (共46160页)
<< < 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 > >>
每页显示[10|25|50]项目