|
"許健"的相關文件
顯示項目 16-40 / 107 (共5頁) 1 2 3 4 5 > >> 每頁顯示[10|25|50]項目
| 亞洲大學 |
2014-03 |
High Performance Gallium Nitride GAA Nanowire with 7nm diameter for Ultralow-Power Logic Applications
|
Anil Kumar, T;Ch, Min-Cheng;Chen, Min-Cheng;許健;Sheu, Gene;楊紹明;Yang, Shao-Ming |
| 亞洲大學 |
2014-03 |
A Low-cost 900V rated Multiple RESURF LDMOS Ultrahigh-Voltage Device MOS Transistor Design without EPI Layer
|
Anil Kumar, T;楊紹明;Yang, Shao-Ming;許健;Sheu, Gene;Chen, P.A;Chen, P.A |
| 亞洲大學 |
2014-01 |
Optimization of SiC Schottky Diode using Linear P-top for Edge
|
Mri, Aryadeep;Mrinal, Aryadeep;Kumar, Vijay;Vivek N, Man;Vivek N, Manjunatha M;許健;Sheu, Gene;楊紹明;Yang, Shao-Ming |
| 亞洲大學 |
2014-01 |
A Novel Ultra High Voltage Sidewall Implant Super Junction MOSFET Using Arsenic Implantation under Trench Bottom
|
Kumar, Rahul;Kumar, Rahul;EmitaYulia, H;Hapsari, EmitaYulia;許健;Sheu, Gene;楊紹明;Yang, Shao-Ming; Anil Kumar; Anil Kumar TV |
| 亞洲大學 |
201310 |
Process Integration of Best in Class Specific-on Resistance of 20V to 60V 0.18μm Bipolar CMOS DMOS Technology
|
Yulia, Emita;Hapsari, Emita Yulia;Kumar, Rahul;Kumar, Rahul;許健;Sheu, Gene;楊紹明;Yang, Shao-Ming;Anil, T.V.;Anil, T.V. |
| 亞洲大學 |
201310 |
Optimization of SiC Schottky Diode using Linear P for Edge Termination
|
Mri, Aryadeep;Mrinal, Aryadeep;Kumar, Vijay;Vivek, N;Vivek, N;Manjunatha, M;Manjunatha, M;許健;Sheu, Gene;楊紹明;Yang, Shao-Ming |
| 亞洲大學 |
201310 |
Effect of Trench Depth and Trench Angle in a High Voltage Polyflanked-Super junction MOSFET
|
Kumar, Vijay;Srinat, Grama;Shreyas, Grama Srinath;Nidhi, Karuna;Nidhi, Karuna;Agarw, Neelam;Agarwal, Neelam;Kumar, Ankit;Kumar, Ankit;許健;Sheu, Gene;楊紹明;Yang, Shao-Ming;Mri, Aryadeep;Mrinal, Aryadeep |
| 亞洲大學 |
201310 |
Design of a low on resistance high voltage (<100V) novel 3D NLDMOS with side STI and single P-top layer based on 0.18um BCD Process Technology
|
Kumar, Ankit;Kumar, Ankit;Yulia, Emita;Hapsari, Emita Yulia;Kuma, Vasanth;Kumar, Vasanth;Mri, Aryadeep;Mrinal, Aryadeep;許健;Sheu, Gene;楊紹明;Yang, Shao-Ming;Ningar, Vivek;Ningaraju, Vivek |
| 亞洲大學 |
201310 |
A Novel Ultra High Voltage Sidewall Implant Super Junction MOSFET Using Arsenic Implantation under Trench Bottom
|
Kumar, Rahul;Kumar, Rahul;EmitaYulia, H;Hapsari, EmitaYulia;許健;Sheu, Gene;楊紹明;Yang, Shao-Ming;Anil Kumar, T; |
| 亞洲大學 |
201306 |
Effects of Antimony and Arsenic Ion Implantation on High Performance of Ultra High Voltage Device
|
Kum, Vasantha;Manjunatha, M;Manjunatha, M;Suresh, Vinay;Suresh, Vinay;楊紹明;Yang, Shao-Ming;許健;Sheu, Gene;陳柏安;Chen, P A |
| 亞洲大學 |
201306 |
Investigation of Substrate Resistance and Inductance on Deep Trench Capacitor for RF Application
|
kumar, Vikash;kumar, Vikash;Aminul, Ashif;Aminulloh, Ashif;楊紹明;Yang, Shao-Ming;許健;Sheu, Gene |
| 亞洲大學 |
201306 |
P-type Shallow Junction as-Implanted Profile Prediction Using Kinetic Monte Carlo Simulation
|
Fra, Antonius;Kur, Erry Dwi;Kurniawan, Erry Dwi;Manjunatha, M;Manjunatha, M.;楊紹明;Yang, Shao-Ming;許健;Sheu, Gene |
| 亞洲大學 |
201306 |
Ron Improvement with Duplex Conduction Channel
|
Manjunatha;Manjunatha;Vasanth;Vasanth;kumar, anil;kumar, anil;Kumar, Jaipal;Kumar, Jaipal;楊紹明;Yang, Shao-Ming;許健;Sheu, Gene;陳柏安;P.A.Chen |
| 亞洲大學 |
201306 |
Unclamped Inductive Switching Stress Failure Mechanism of LDMOS
|
Kumar, Vijay;Srinat, Grama;Shreyas, Grama Srinath;Khau, Chinmoy;Khaund, Chinmoy;Agarw, Neelam;Agarwal, Neelam;Nidhi, Karuna;Nidhi, Karuna;楊紹明;Yang, Shao-Ming;許健;Sheu, Gene |
| 亞洲大學 |
201306 |
Verification of Ruggedness and Failure in LDMOS
|
Chinmoy;Chinmoy;Shreyas;Shreyas;Kumar, Vijay;Kumar, Vijay;Neelam;Neelam;楊紹明;Yang, Shao-Ming;許健;Sheu, Gene |
| 亞洲大學 |
201302 |
Accurate equivalent circuit model of deep trench capacitor by numerical simulation and analytical calculation
|
Fathna, Ashif;Fathna, Ashif;kumar, Vikash;kumar, Vikash;楊紹明;Yang, Shao-Ming;許健;Sheu, Gene |
| 亞洲大學 |
201302 |
Novel structure of deep trench capacitor with higher breakdown and higher capacitance density for Low Dropout Voltage regulator
|
Fathna, Ashif;Fathna, Ashif;kumar, Vikash;kumar, Vikash;楊紹明;Yang, Shao-Ming;許健;Sheu, Gene |
| 亞洲大學 |
2013-10 |
A Novel Ultra High Voltage Sidewall Implant Super Junction MOSFET Using Arsenic Implantation under Trench Bottom
|
Kumar, Rahul;Kumar, Rahul;EmitaYulia, H;Hapsari, EmitaYulia;許健;Sheu, Gene;楊紹明;Yang, Shao-Ming;Anil Kumar, T; |
| 亞洲大學 |
2013-10 |
Design of a low on resistance high voltage (<100V) novel 3D NLDMOS with side STI and single P-top layer based on 0.18um BCD Process Technology
|
Ankit Kumar;Emita Yulia;Emita Yulia Hapsari;Vasanth Kuma;Vasanth Kumar;Aryadeep Mri;Aryadeep Mrinal;許健;Gene Sheu;楊紹明;Shao-Ming Yang;Vivek Ningar |
| 亞洲大學 |
2013-10 |
Effect of Trench Depth and Trench Angle in a High Voltage Polyflanked-Super junction MOSFET
|
Kumar, Vijay;Srinat, Grama;Shreyas, Grama Srinath;Nidhi, Karuna;Nidhi, Karuna;Agarw, Neelam;Agarwal, Neelam;Kumar, Ankit;Kumar, Ankit;許健;Sheu, Gene;楊紹明;Yang, Shao-Ming;Mri, Aryadeep;Mrinal, Aryadeep |
| 亞洲大學 |
2013-10 |
Optimization of SiC Schottky Diode using Linear P for Edge Termination
|
Mri, Aryadeep;Aryadeep Mrinal, ;Kumar, Vijay;Vijay Kumar M P, ;Vivek N, ;Vivek N, ;Manjunatha, M;Manjunatha M, ;許健;Sheu, Gene;楊紹明;Yang, Shao-Ming |
| 亞洲大學 |
2013-10 |
Process Integration of Best in Class Specific-on Resistance of 20V to 60V 0.18μm Bipolar CMOS DMOS Technology
|
Yulia, Emita;Hapsari, Emita Yulia;Kumar, Rahul;Kumar, Rahul;許健;Sheu, Gene;楊紹明;Yang, Shao-Ming;Anil, T.V.;Anil, T.V. |
| 亞洲大學 |
2013-06 |
Ron Improvement with Duplex Conduction Channel
|
Manjunatha;Manjunatha;Vasanth;Vasanth;kumar, anil;kumar, anil;Kumar, Jaipal;Kumar, Jaipal;楊紹明;Yang, Shao-Ming;許健;Sheu, Gene;陳柏安;P.A.Chen |
| 亞洲大學 |
2013-06 |
Verification of Ruggedness and Failure in LDMOS
|
Chinmoy;Chinmoy;Shreyas;Shreyas;Kumar, Vijay;Kumar, Vijay;Neelam;Neelam;楊紹明;Yang, Shao-Ming;許健;Sheu, Gene |
| 亞洲大學 |
2013-06 |
Investigation in characteristics of 1200V Vertical IGBT for different trench designs
|
Anil Kumar, P;Anil Kumar, P;Suresh, Vinay;Vinay Suresh, ;楊紹明;Yang, Shao-Ming;許健;Sheu, Gene |
顯示項目 16-40 / 107 (共5頁) 1 2 3 4 5 > >> 每頁顯示[10|25|50]項目
|