|
English
|
正體中文
|
简体中文
|
总笔数 :0
|
|
造访人次 :
52923696
在线人数 :
663
教育部委托研究计画 计画执行:国立台湾大学图书馆
|
|
|
"lai yeong kang"的相关文件
显示项目 11-17 / 17 (共1页) 1 每页显示[10|25|50]项目
| 國立臺灣大學 |
1997-06 |
An efficient array architecture with data-rings for 3-step hierarchical search block matching algorithm
|
Lai, Yeong-Kang; Chen, Liang-Gee; Shen, Jun-Fu |
| 國立臺灣大學 |
1997-06 |
A novel scalable architecture with memory interleaving organization for full search block-matching algorithm
|
Lai, Yeong-Kang; Chen, Liang-Gee; Tsai, Tsung-Han; Wu, Po-Cheng |
| 臺大學術典藏 |
1997-06 |
A novel scalable architecture with memory interleaving organization for full search block-matching algorithm
|
Lai, Yeong-Kang; Chen, Liang-Gee; Tsai, Tsung-Han; Wu, Po-Cheng; Lai, Yeong-Kang; Chen, Liang-Gee; Tsai, Tsung-Han; Wu, Po-Cheng |
| 國立臺灣大學 |
1996-09 |
Design strategy for three-dimensional subband filter banks
|
Wu, Po-Cheng; Chen, Liang-Gee; Lai, Yeong-Kang; Tsai, Tsung-Han |
| 臺大學術典藏 |
1996-09 |
Design strategy for three-dimensional subband filter banks
|
Wu, Po-Cheng; Chen, Liang-Gee; Lai, Yeong-Kang; Tsai, Tsung-Han; Wu, Po-Cheng; Chen, Liang-Gee; Lai, Yeong-Kang; Tsai, Tsung-Han |
| 國立臺灣大學 |
1996-05 |
A novel video signal processor with reconfigurable pipelined architecture
|
Lai, Yeong-Kang; Chen, Liang-Gee; Chiang, Ming-Cheng |
| 臺大學術典藏 |
1996-05 |
A novel video signal processor with reconfigurable pipelined architecture
|
Lai, Yeong-Kang; Chen, Liang-Gee; Chiang, Ming-Cheng; Lai, Yeong-Kang; Chen, Liang-Gee; Chiang, Ming-Cheng |
显示项目 11-17 / 17 (共1页) 1 每页显示[10|25|50]项目
|