English  |  正體中文  |  简体中文  |  总笔数 :0  
造访人次 :  51810984    在线人数 :  933
教育部委托研究计画      计画执行:国立台湾大学图书馆
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
关于TAIR

浏览

消息

著作权

相关连结

"wu chung yu"的相关文件

回到依作者浏览
依题名排序 依日期排序

显示项目 211-219 / 219 (共9页)
<< < 1 2 3 4 5 6 7 8 9 
每页显示[10|25|50]项目

机构 日期 题名 作者
淡江大學 1996-05 True-single-phase all-N-logic differential logic (TADL) for very high-speed complex VLSI Huang, Hong-yi; 鄭國興; Cheng, Kuo-hsing; Chu, Yuan-hua; Wu, Chung-yu
淡江大學 1995-04-30 Low-voltage low-power CMOS true-single-phase clocking scheme with locally asynchronous logic circuits Huang, Hong-yi; 鄭國興; Cheng, Kuo-hsing; Wang, Jinn-shyan; Chu, Yuan-hua; Wu, Tain-shun; Wu, Chung-yu
淡江大學 1995-04-30 A new CMOS current-sensing complementary pass-transistor logic (CSCPTL) for high-speed low-voltage applications Wu, Chung-yu; 鄭國興; Cheng, Kuo-hsing; Lu, Jr-houng
淡江大學 1994-05-30 Feedback-controlled enhance-pull-down BiCMOS for sub-3-V digital circuit Tseng, Yuh-kuang; 鄭國興; Cheng, Kuo-hsing; Wu, Chung-yu
淡江大學 1993-01 Analysis and design of a new race-free four-phase CMOS logic Wu, Chung-yu; 鄭國興; Cheng, Kuo-hsing; Wang, Jinn-shyan
淡江大學 1992-05 High-speed four-phase CMOS logic for complex high-speed VLSI Wu, Chung-yu; Cheng, Kuo-hsing; Wang, Jinn-shyan
淡江大學 1991-09 Latched CMOS differential logic(LCDL)for complex high-speed VLSI Wu, Chung-yu; 鄭國興; Cheng, Kuo-hsing
淡江大學 1989-09 Latched CMOS differential logic(LCDL)for complex high-speed VLSI Wu, Chung-yu; Cheng, Kuo-hsing
淡江大學 1912-01 Latched CMOS differential logic(ALCDL)and its application in the design of high-speed parallel multipliers Wu, Chung-yu; 鄭國興; Cheng, Kuo-hsing

显示项目 211-219 / 219 (共9页)
<< < 1 2 3 4 5 6 7 8 9 
每页显示[10|25|50]项目