English  |  正體中文  |  简体中文  |  Total items :0  
Visitors :  52573338    Online Users :  749
Project Commissioned by the Ministry of Education
Project Executed by National Taiwan University Library
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
About TAIR

Browse By

News

Copyright

Related Links

Jump to: [ Chinese Items ] [ 0-9 ] [ A B C D E F G H I J K L M N O P Q R S T U V W X Y Z ]
or enter the first few letters:   

Showing items 544701-544750 of 2348609  (46973 Page(s) Totally)
<< < 10890 10891 10892 10893 10894 10895 10896 10897 10898 10899 > >>
View [10|25|50] records per page

Institution Date Title Author
國立交通大學 2014-12-08T15:42:38Z Layered silicates/fluorinated polyimide nanocomposites for advanced dielectric materials applications Jiang, LY; Leu, CM; Wei, KH
國立臺灣科技大學 2005 Layered space-time MUD with adaptive group order successive interference cancellation Chung J.-Y.; Fang W.-H.; Lu H.-Y.; Yang W.-S.
國立臺灣海洋大學 2005-08 Layered space-time MUD with adaptive group order successive interference cancellation Jyh-Yung Chung;Wen-Hsien Fang;Hoang-Yang Lu; Wan-Shing Yang
臺大學術典藏 2021-01-27T07:49:30Z Layered Structure Causes Bulk NiFe Layered Double Hydroxide Unstable in Alkaline Oxygen Evolution Reaction Chen, R.;Hung, S.-F.;Zhou, D.;Gao, J.;Yang, C.;Tao, H.;Yang, H.B.;Zhang, L.;Zhang, L.;Xiong, Q.;Chen, H.M.;Liu, B.; Chen, R.; Hung, S.-F.; Zhou, D.; Gao, J.; Yang, C.; Tao, H.; Yang, H.B.; Zhang, L.; Zhang, L.; Xiong, Q.; Chen, H.M.; Liu, B.; HAO MING CHEN
臺大學術典藏 2021-08-05T02:39:16Z Layered transition metal dichalcogenide/carbon nanocomposites for electrochemical energy storage and conversion applications Kim Y;Park T;Na J;Yi J.W;Kim J;Kim M;Bando Y;Yamauchi Y;Lin J.; Kim Y; Park T; Na J; Yi J.W; Kim J; Kim M; Bando Y; Yamauchi Y; Lin J.; KEVIN CHIA-WEN WU
淡江大學 2015 Layered video multicast with qos-guaranteed and energy-aware scheduling mechanisms in IEEE 802.16 networks 王子嘉;Wang, Tzu-Chia
國立成功大學 2014-12 LayeredTrees: Most Specific Prefix-Based Pipelined Design for On-Chip IP Address Lookups Chang, Yeim-Kuan; Kuo, Fang-Chen; Kuo, Han-Jhen; Su, Cheng-Chien
國立臺灣大學 2007 Layerless Design of a Power efficient Clustering Algorithm for Wireless Ad hoc Networks in Shadow Fading Environments Tseng, C.C.; Chen, K.C.
臺大學術典藏 2018-09-10T07:09:12Z Layerless Design of a Power efficient Clustering Algorithm for Wireless Ad hoc Networks in Shadow Fading Environments C.C. Tseng; K.C. Chen; KWANG-CHENG CHEN
國立屏東大學 2017-11 Layers of Equality Noticed in Walt Whitman’s Leaves of Grass Huang, Chi-Erh; 黃祈二
國立臺灣科技大學 2012 Laying out the occupant flows in public buildings for operating efficiency Lee, Hsin-Yun;Yang, I-Tung;Lin, Yu-Cheng
國立臺灣科技大學 2012 Laying out the occupant flows in public buildings for operating efficiency Lee, H.-Y.;Yang, I.-T.;Lin, Y.-C.
國立臺灣大學 2007 Laying the foundation for Free Trade Agreement to Include a Health Chapter Lo, Chang-Fa
國立臺灣大學 2007-11 Laying the foundation for Free Trade Agreement to Include a Health Chapter 羅昌發
真理大學 2008-12 Laying the Social Foundation for Conflict Resolution: Towards a Framework for Local Negotiations (Making Responsible Mining Work on the Ground) Benjamin Bagadion Jr
國立臺灣科技大學 2019 Layout and Context Understanding for Image Synthesis with Scene Graphs Talavera, Arces A.
國立臺灣科技大學 2019 Layout and Context Understanding for Image Synthesis with Scene Graphs Talavera, A.;Tan, D.S.;Azcarraga, Azcarraga A.;Hua, K.-L.
國立臺灣大學 1994-03 Layout Compaction Based on Alternating Routing 陳少傑; Chen, Sao-Jie
南台科技大學 1993-05 Layout compaction with minimized delay bound on timing critical paths Lih-Yang Wang; Yen-Tai Lai; Bin-Da Liu; Tin-Chung Chang;王立洋; 劉濱達
國立交通大學 2014-12-08T15:35:55Z Layout Consideration and Circuit Solution to Prevent EOS Failure Induced by Latchup Test in a High-Voltage Integrated Circuits Tsai, Hui-Wen; Ker, Ming-Dou
國立臺灣科技大學 2015 Layout decomposition for Spacer-is-Metal (SIM) self-aligned double patterning Fang, S.-Y.;Tai, Y.-S.;Chang, Y.-W.
臺大學術典藏 2018-09-10T15:23:14Z Layout decomposition for Spacer-is-Metal (SIM) self-aligned double patterning Fang, S.-Y.;Tai, Y.-S.;Chang, Y.-W.; Fang, S.-Y.; Tai, Y.-S.; Chang, Y.-W.; YAO-WEN CHANG
國立交通大學 2014-12-08T15:06:31Z Layout dependence on threshold voltage instability of hydrogenated amorphous silicon thin film transistors Tseng, Huai-Yuan; Chiang, Ko-Yu; Lu, Hau-Yan; Kung, Chen-Pang; Chang, Ting-Chang
國立中山大學 2007 Layout dependence on threshold voltage instability of hydrogenated amorphous silicon thin film transistors H.Y. Tseng;K.Y. Chiang;H.Y. Lu;C.P. Kung;T.C. Chang
國立成功大學 2007-07-16 Layout design for flexible manufacturing systems considering single-loop directional flow patterns Yang, Taho; Peters, Brett A.; Tu, Mingan
國立交通大學 2014-12-08T15:26:21Z Layout design of high-quality SOI varactor Chen, HY; Chen, KM; Huang, GW; Huang, CH; Yang, TH; Chang, CY
國立交通大學 2014-12-08T15:26:43Z Layout design on multi-finger MOSFET for on-chip ESD protection circuits in a 0.18-mu m salicided CMOS process Ker, MD; Chuang, CH; Lo, WY
國立交通大學 2014-12-08T15:43:05Z Layout design to minimize voltage-dependent variation on input capacitance of an analog ESD protection circuit Ker, MD; Chen, TY
國立臺灣科技大學 2003 Layout Improvement for the Facility Design of Semiconductor Fabrication Chen, J. C. ; Peng, G. M. ; Sun, C. J. ; Wang, J. J. ; Chang, P. F. ; Dai, R. D.
中原大學 2003-03 Layout Improvement for the Facility Design of Semiconductor Fabrication J. C. Chen;G. M. Peng;C. J. Sun;J. J. Wang;P. F. Chang;R. D. Dai;
國立臺灣科技大學 2004 Layout Improvement for Wafer Fabrication Plants Chen, J. C. ; Yang, R. T. ; Peng, K. M. ; Wang, C. C.
中原大學 2004-03 Layout Improvement for Wafer Fabrication Plants J. C. Chen;R. T. Yang;K. M. Peng;C. C. Wang;
臺大學術典藏 2022-09-21T23:30:15Z Layout of 1.50-inch, 3207-ppi oled display with oslsi/silsi structure capable of division driving fabricated through vlsi process with side-by-side patterning by photolithography Saito, Toshihiko; Mizuguchi, Toshiki; Okamoto, Yuki; Ito, Minato; Toyotaka, Kouhei; Kozuma, Munehiro; Matsuzaki, Takanori; Kobayashi, Hidetomo; Onuki, Tatsuya; Hiura, Yoshikazu; Hodo, Ryota; Sasagawa, Shinya; Kunitake, Hitoshi; Nakamura, Daiki; Sato, Hitomi; Kimura, Hajime; Wu, Chih Chiang; Yoshida, Hiroshi; Chen, Min Cheng; MING-HAN LIAO; Chang, Shou Zen; Yamazaki, Shunpei
國立交通大學 2017-04-21T06:49:53Z Layout Optimization on ESD Diodes for Giga-Hz RF and High-Speed I/O Circuits Yeh, Chih-Ting; Liang, Yung-Chih; Ker, Ming-Dou
國立交通大學 2014-12-08T15:25:51Z Layout optimization on low-voltage-triggered PNP devices for ESD protection in mixed-voltage I/O interfaces Chang, WJ; Ker, MD
中原大學 1998-11-10 Layout structure for improving resistance uniformity of a polysilicon resistor Shen-Wen Cheng;Chun-Lin Cheng
國立交通大學 2014-12-08T15:21:45Z Layout Styles to Improve CDM ESD Robustness of Integrated Circuits in 65-nm CMOS Process Ker, Ming-Dou; Lin, Chun-Yu; Chang, Tang-Long
國立臺灣大學 1985-09 Layout System Vol. 1:Computer-Aided VLSI Routing Design Chen, S. J.; 龐台銘; 于惠中; 馮武雄; Chen, S. J.; 龐台銘; 于惠中; Feng, Wu-Shiung
國立臺灣大學 1985 Layout System Vol. 2:Symbolic Layout and Circuit Compaction for CMOS IC Design Chen, S. J.; 龐台銘; 于惠中; 馮武雄; Chen, S. J.; 龐台銘; 于惠中; Feng, Wu-Shiung
國立臺灣大學 1985-09 Layout System Vol. 3:Design and Implementation of a Design Rule Checking System for VLSI Design Chen, S. J.; 龐台銘; 于惠中; 馮武雄; Chen, S. J.; 龐台銘; 于惠中; Feng, Wu-Shiung
國立臺灣大學 1986-09 Layout System Vol. 4:an Automatic Placement System for VLSI Layouts Chen, S. J.; 龐台銘; 于惠中; 馮武雄; Chen, S. J.; 龐台銘; 于惠中; Feng, Wu-Shiung
國立交通大學 2014-12-08T15:25:40Z Layout techniques for on-chip interconnect inductance reduction Tu, SW; Jou, JY; Chang, YW
臺大學術典藏 2018-09-10T04:53:44Z Layout techniques for on-chip interconnect inductance reduction Tu, S.-W.; Jou, J.-Y.; Chang, Y.-W.; Tu, S.-W.; Jou, J.-Y.; Chang, Y.-W.; YAO-WEN CHANG
義守大學 2011 Layout 設計與電磁相容之研究 陳安吉; An-Chi chen
國立中山大學 2006-08 Layout-Aware Multi-Layer Multi-Level Scan Tree Synthesis X.L. Li;S.J. Wang;K.S.M. Li
國立中山大學 2006-08 Layout-Aware Scan Chain Reorder for Skewed-Load Transition Test Coverage K.L. Peng;S.J. Wang;K.S.M. Li
國立交通大學 2019-10-05T00:09:48Z Layout-Based Dual-Cell-Aware Tests Wu, Tse-Wei; Lee, Dong-Zhen; Wu, Kai-Chiang; Huang, Yu-Hao; Chen, Ying-Yen; Chen, Po-Lin; Chern, Mason; Lee, Jih-Nung; Kao, Shu-Yi; Chao, Mango C. -T.
國立交通大學 2017-04-21T06:56:48Z Layout-Based Soft Error Rate Estimation Framework Considering Multiple Transient Faults-From Device to Circuit Level Huang, Hsuan-Ming; Wen, Charles H. -P.
臺大學術典藏 2018-09-10T15:33:11Z Layout-Dependent Effects-Aware Analytical Analog Placement Ou, H.-C.; Tseng, K.-H.; Liu, J.-Y.; Wu, I.-P.; Chang, Y.-W.; Ou, H.-C.; Tseng, K.-H.; Liu, J.-Y.; Wu, I.-P.; Chang, Y.-W.; YAO-WEN CHANG
國立交通大學 2014-12-08T15:27:35Z Layout-Dependent Stress Effect on High-Frequency Characteristics and Flicker Noise in Multifinger and Donut MOSFETs Yeh, Kuo-Liang; Guo, Jyh-Chyurn

Showing items 544701-544750 of 2348609  (46973 Page(s) Totally)
<< < 10890 10891 10892 10893 10894 10895 10896 10897 10898 10899 > >>
View [10|25|50] records per page