English  |  正體中文  |  简体中文  |  Total items :0  
Visitors :  50405331    Online Users :  944
Project Commissioned by the Ministry of Education
Project Executed by National Taiwan University Library
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
About TAIR

Browse By

News

Copyright

Related Links

Jump to: [ Chinese Items ] [ 0-9 ] [ A B C D E F G H I J K L M N O P Q R S T U V W X Y Z ]
or enter the first few letters:   

Showing items 90576-90600 of 2347236  (93890 Page(s) Totally)
<< < 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 > >>
View [10|25|50] records per page

Institution Date Title Author
臺大學術典藏 2004-06 A 0.1-23-GHz SiGe BiCMOS analog multiplier and mixer based on attenuation-compensation technique Tsai, Ming-Da; Lin, Chin-Shen; Wang, Chi-Hsueh; Lien, Chun-Hsien; Wang, Huei; Tsai, Ming-Da; Lin, Chin-Shen; Wang, Chi-Hsueh; Lien, Chun-Hsien; Wang, Huei
臺大學術典藏 2018-09-10T05:27:05Z A 0.1-25.5-GHz differential cascaded-distributed amplifier in 0.18-μm CMOS Technology Chihun Lee; Lan-Chou Cho; Shen-Iuan Liu; SHEN-IUAN LIU
國立交通大學 2015-07-21T08:30:59Z A 0.1-3GHz Cell-Based Fractional-N All Digital Phase-Locked Loop Using Delta Sigma Noise-Shaped Phase Detector Liu, Yao-Chia; Chen, Wei-Zen; Chou, Mao-Hsuan; Tsai, Tsung-Hsien; Lee, Yen-Wei; Yuan, Min-Shueh
臺大學術典藏 2018-09-10T06:31:52Z A 0.13μm hardware-efficient probabilistic-based noise-tolerant circuit design and implementation with 24.5dB noise-immunity improvement Wey, I.-C.; Chen, Y.-G.; Yu, C.; Chen, J.; Wu, A.-Y.; AN-YEU(ANDY) WU
臺大學術典藏 2018-09-10T08:43:18Z A 0.16nJ/bit/iteration 3.38mm 2 turbo decoder chip for WiMAX/LTE standards Lin, C.-H.;Chen, C.-Y.;Chang, E.-J.;Wu, A.-Y.; Lin, C.-H.; Chen, C.-Y.; Chang, E.-J.; Wu, A.-Y.; AN-YEU(ANDY) WU
國立臺灣科技大學 2010 A 0.18 mu m CMOS Quadrature VCO Using the Quadruple Push-Push Technique Jang, S.L.;Shih, C.C.;Liu, C.C.;Juang, M.H.
國立臺灣科技大學 2011 A 0.18 mu m CMOS Wide-Band Injection-Locked Frequency Divider Using Push-Push Oscillator Jang, S.L.;Chang, C.W.;Chen, Y.S.;Huang, J.F.;Hsieh, J.W.;Huang, C.W.
臺大學術典藏 2018-09-10T09:25:23Z A 0.18 um CMOS self-mixing frequency tripler Y.-T. Lo;J.-F. Kiang; Y.-T. Lo; J.-F. Kiang; JEAN-FU KIANG
國立中山大學 2006-04 A 0.18 µm CMOS prototype of COFDM demodulator for European DVB-T standard C.C. Wang;J.M. Huang;Y.M. Tseng;C.Y. Chang
國立交通大學 2014-12-08T15:19:20Z A 0.18-mu m CMOS CMFB downconversion micromixer with deep N-well technology for LO-RF and LO-IF isolation improvements Meng, CC; Hsu, SK; Wu, TH; Huang, GW
臺大學術典藏 2018-09-10T09:43:53Z A 0.18-μ m CMOS Dual-band frequency synthesizer with spur reduction calibration Chen, Y.-W.;Yu, Y.-H.;Chen, Y.-J.E.; Chen, Y.-W.; Yu, Y.-H.; Chen, Y.-J.E.; YI-JAN EMERY CHEN
國立臺灣大學 2008 A 0.18-μm CMOS 1.25-Gbps Automatic-Gain-Control Amplifier Wang, I-Hsin; Liu, Shen-Iuan
臺大學術典藏 2018-09-10T08:14:43Z A 0.18-μm CMOS RF transceiver with self-detection and calibration functions for bluetooth V2.1 + EDR applications Hu, W.-Y.;Lin, J.-W.;Tien, K.-C.;Hsieh, Y.-H.;Chen, C.-L.;Tso, H.-T.;Shih, Y.-S.;Hu, S.-C.;Chen, S.-J.; Hu, W.-Y.; Lin, J.-W.; Tien, K.-C.; Hsieh, Y.-H.; Chen, C.-L.; Tso, H.-T.; Shih, Y.-S.; Hu, S.-C.; Chen, S.-J.; SAO-JIE CHEN
國立高雄師範大學 2006-08 A 0.18-μm CMOS UWB Low Noise Amplifier for 3.1-7.4GHz Ruey-Lue Wang;Hsiang-Chen Kuo;Shih-Chih Chen; 王瑞祿
國立高雄師範大學 2006-12 A 0.18-μm CMOS UWB Low Noise Amplifier for Full-Band(3.1-10.6GHZ) Application Ruey-Lue Wang;Shih-Chih Chen;Hsiang-Chen Kuo;Chien-Hsuan Liu; 王瑞祿
國立臺灣科技大學 2012 A 0.18-μm SiGe BiCMOS HBT VCO using diode degeneration Jang, S.-L.;Hsieh, C.-W.;Chang, C.-W.;Hsue, C.-W.
國立交通大學 2019-04-02T06:04:26Z A 0.20-V to 0.25-V, Sub-nW, Rail-to-Rail, 10-bit SAR ADC for Self-Sustainable IoT Applications Hong, Hao-Chiao; Chiu, Yi
國立臺灣科技大學 2009-09 A 0.22 V Quadrature VCO in 90 nm CMOS Process Sheng-Lyang Jang;Chuang-Jen Huang;Cheng-Chen Liu;Ching-Wen Hsue
國立交通大學 2014-12-08T15:08:26Z A 0.22nJ/b/iter 0.13 mu m turbo decoder chip using inter-block permutation interleaver Wong, Cheng-Chi; Tang, Cheng-Hao; Lai, Ming-Wei; Zheng, Yan-Xiu; Lin, Chien-Ching; Chang, Hsie-Chia; Lee, Chen-Yi; Su, Yu-T.
國立成功大學 2003-02 A 0.25-mu m 20-dBm 2.4-GHz CMOS power amplifier with an integrated diode linearizer Yen, Cheng-Chi; Chuang, Huey-Ru
臺大學術典藏 2018-09-10T09:25:34Z A 0.25V 460nW Asynchronous Neural Signal Processor with Inherent Leakage Suppression T.-T. Liu;J. Rabaey; T.-T. Liu; J. Rabaey; TSUNG-TE LIU
臺大學術典藏 2018-09-10T09:50:56Z A 0.25V 460nW Asynchronous Neural Signal Processor with Inherent Leakage Suppression Liu, T.-T.;Rabaey, J.M.; Liu, T.-T.; Rabaey, J.M.; TSUNG-TE LIU
臺大學術典藏 2019-10-31T07:12:33Z A 0.25μm HV-CMOS Synchronous Inversion and Charge Extraction (SICE) Interface Circuit for Piezoelectric Energy Harvesting HSIN-SHU CHEN;Wen-Jong Wu;Micka?l Lallart;Hsin-Shu Chen;Kai-Ren Cheng; Kai-Ren Cheng; Hsin-Shu Chen; Micka?l Lallart; Wen-Jong Wu; HSIN-SHU CHEN
臺大學術典藏 2020-01-17T07:48:26Z A 0.25�gm HV-CMOS Synchronous Inversion and Charge Extraction (SICE) Interface Circuit for Piezoelectric Energy Harvesting WEN-JONG WU;Wu, W.-J.;Lallart, M.;Chen, H.-S.;Cheng, K.-R.; Cheng, K.-R.; Chen, H.-S.; Lallart, M.; Wu, W.-J.; WEN-JONG WU
國立臺灣科技大學 2010-03 A 0.3 V Cross-Coupled VCO Using Dynamic Threshold MOSFET Sheng-Lyang Jang;Chuang-Jen Huang;Ching-Wen Hsue;Chia-Wei Chang

Showing items 90576-90600 of 2347236  (93890 Page(s) Totally)
<< < 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 > >>
View [10|25|50] records per page