English  |  正體中文  |  简体中文  |  总笔数 :0  
造访人次 :  50440046    在线人数 :  1201
教育部委托研究计画      计画执行:国立台湾大学图书馆
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
关于TAIR

浏览

消息

著作权

相关连结

跳至: [ 中文 ] [ 数字0-9 ] [ A B C D E F G H I J K L M N O P Q R S T U V W X Y Z ]
请输入前几个字:   

显示项目 916176-916200 / 2347236 (共93890页)
<< < 36643 36644 36645 36646 36647 36648 36649 36650 36651 36652 > >>
每页显示[10|25|50]项目

机构 日期 题名 作者
國立中山大學 2000-06 VLSI Design of an Efficient Embedded Zerotree Wavelet Coder with Function of Digital Watermarking Shen-Fu Hsiao; Yor-Chin Tai; Kai-Hsiang Chang
國立成功大學 2019-01 VLSI Design of an Efficient Flicker-Free Video Defogging Method for Real-Time Applications Shiau;Yeu-Horng;Kuo;Yao-Tsung;Chen;Pei-Yin;Hsu;Feng-Yuan
東方設計學院 2011-02 VLSI Design of an SVM Learning Core on Sequential Minimal Optimization Algorithm Kuan,; Ta-Wen; Wang, Jhing-Fa; Wang, Jia-Ching; Lin, Po-Chuan; Gu, Gaung-Hui; 林博川; (東方設計學院電子與資訊系)
國立成功大學 2012-04 VLSI Design of an SVM Learning Core on Sequential Minimal Optimization Algorithm Kuan, Ta-Wen; Wang, Jhing-Fa; Wang, Jia-Ching; Lin, Po-Chuan; Gu, Gaung-Hui
國立臺灣大學 1995-05 VLSI design of clustering analyser using systolic arrays Lai, M.F.; Nakano, M.; Wu, Y.P.; Hsieh, C.H.
臺大學術典藏 2004-05 VLSI design of dual-mode Viterbi/turbo decoder for 3GPP Huang, Kai; Li, Fan-Min; Shen, Pei-Ling; Wu, An-Yeu; Huang, Kai; Li, Fan-Min; Shen, Pei-Ling; Wu, An-Yeu
國立臺灣大學 2004-05 VLSI design of dual-mode Viterbi/turbo decoder for 3GPP Huang, Kai; Li, Fan-Min; Shen, Pei-Ling; Wu, An-Yeu
元智大學 Feb-15 VLSI Design of FM0/Manchester Encoder with Reuse-Oriented Boolean Simplification Technique for DSRC Applications Yu-Hsuan Lee; Cheng-Wei Pan
義守大學 2001-11 VLSI Design of Inverse-Free Berlekamp-Massey Algorithm for Reed-Solomon Code Truong, T.K. ; Chang, Y.W. ; Jeng, J.H.
元智大學 Jan-16 VLSI Design of Lossless Frame Recompression Using Multi-Orientation Prediction Yu-Hsuan Lee; Yi-Lun You; Yi-Guo Chen
元智大學 2023-08-01 VLSI design of new sorting method implements to the ORBGRAND Szu-Hao Huang; Cheng-Hung Lin
國立成功大學 2023 VLSI Design of Number Theoretic Transform for BGV Fully Homomorphic Encryption Chen, K.-Y.;Shieh, M.-D.
國立成功大學 2024 VLSI Design of Programmable Bootstrapping for Torus Fully Homomorphic Encryption Yang;T, -S.;Wu;Q, -X.;Shieh;M, -D.;Tsai;T, -H.
臺大學術典藏 2007 VLSI DESIGN OF WAVELET TRANSFORM, ANALYSIS, ARCHITECTURE, AND DESIGN EXAMPLES Chen, Liang-Gee; Huang, Chao-Tsung; Chen, Ching-Yeh; Cheng, Chih-Chi; Chen, Liang-Gee; Huang, Chao-Tsung; Chen, Ching-Yeh; Cheng, Chih-Chi
國立臺灣大學 2007 VLSI DESIGN OF WAVELET TRANSFORM, ANALYSIS, ARCHITECTURE, AND DESIGN EXAMPLES Chen, Liang-Gee; Huang, Chao-Tsung; Chen, Ching-Yeh; Cheng, Chih-Chi
國立交通大學 2014-12-08T15:26:27Z VLSI implememtation for MAC-level DWT architecture Huang, SR; Dung, LR
國立成功大學 2019 VLSI Implementation for an Adaptive Haze Removal Method Kuo;Yao-Tsung;Chen;Wei-Ting;Chen;Pei-Yin;Li;Cheng-Hsien
國立交通大學 2014-12-08T15:36:44Z VLSI implementation for Epileptic Seizure Prediction System based on Wavelet and Chaos Theory Hung, Shao-Hang; Chao, Chih-Feng; Wang, Shu-Kai; Lin, Bor-Shyh; Lin, Chin-Teng
中華大學 2006 VLSI Implementation of 2-D Discrete Cosine Transform Architecture Based on CORDIC Rotation 宋志雲; Sung, Tze-Yun
中華大學 2006 VLSI Implementation of 2-D Discrete Cosine Transform Architecture Based on CORDIC Rotation, 謝曜式; Shieh, Yaw-Shih
臺大學術典藏 2018-09-10T06:30:42Z VLSI implementation of 2-D discrete wavelet transform for real-time video signal processing Yu, C.; Chen, S.-J.; SAO-JIE CHEN
中華大學 2005 VLSI Implementation of a CORDIC-Based 2-D Discrete Cosine Transform and Its Inverse 宋志雲; Sung, Tze-Yun
中華大學 2005 VLSI Implementation of a CORDIC-Based 2-D Discrete Cosine Transform and Its Inverse 謝曜式; Shieh, Yaw-Shih
中華大學 2005 VLSI Implementation of a CORDIC-Based 2-D Discrete Cosine Transform and Its Inverse 林國珍; Lin, Kuo-Jen
中華大學 2006 VLSI Implementation of A High-Efficient and Cost-Effective LCD Signal Processor 宋志雲; Sung, Tze-Yun

显示项目 916176-916200 / 2347236 (共93890页)
<< < 36643 36644 36645 36646 36647 36648 36649 36650 36651 36652 > >>
每页显示[10|25|50]项目