English  |  正體中文  |  简体中文  |  總筆數 :2853537  
造訪人次 :  45266285    線上人數 :  944
教育部委託研究計畫      計畫執行:國立臺灣大學圖書館
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
關於TAIR

瀏覽

消息

著作權

相關連結

跳至: [ 中文 ] [ 數字0-9 ] [ A B C D E F G H I J K L M N O P Q R S T U V W X Y Z ]
請輸入前幾個字:   

顯示項目 915386-915435 / 2346288 (共46926頁)
<< < 18303 18304 18305 18306 18307 18308 18309 18310 18311 18312 > >>
每頁顯示[10|25|50]項目

機構 日期 題名 作者
國立臺灣大學 2005 VLSI Architecture for Forward Discrete Wavelet Transform Based on B-spline Factorization Huang, Chao-Tsung; Tseng, Po-Chih; Chen, Liang-Gee
臺大學術典藏 2018-09-10T05:15:44Z VLSI architecture for forward discrete wavelet transform based on B-spline factorization Huang, C.-T.; Tseng, P.-C.; Chen, L.-G.; LIANG-GEE CHEN
國立臺灣大學 2005 VLSI Architecture for Lifting-based Shape-Adaptive Discrete Wavelet Transform with Odd-symmetric Filters Huang, Chao-Tsung; Tseng, Po-Chih; Chen, Liang-Gee
國立成功大學 2018 VLSI Architecture for Novel Hopping Discrete Fourier Transform Computation Juang, W.-H.;Lai, S.-C.;Luo, C.-H.;Lee, S.-Y.
臺大學術典藏 2018-09-10T05:15:50Z VLSI architecture for radix-2k Viterbi decoding with transpose algorithm Lee, Wen-Ta;Chen, Thou-Ho;Chen, Liang-Gee; Lee, Wen-Ta; Chen, Thou-Ho; Chen, Liang-Gee; LIANG-GEE CHEN
國立交通大學 2014-12-08T15:27:25Z VLSI Architecture for Real-Time HD1080p View Synthesis Engine Horng, Ying-Rung; Tseng, Yu-Cheng; Chang, Tian-Sheuan
國立交通大學 2014-12-08T15:05:45Z VLSI architecture for the low-computation cycle and power-efficient recursive DFT/IDFT design Van, Lan-Da; Lin, Chin-Teng; Yu, Yuan-Chu
義守大學 2009-07 VLSI Architecture of Euclideanized BM Algorithm for Reed-Solomon Code Huang-Chi Chen;Yu-Wen Chang;Rey-Chue Hwang
國立交通大學 2017-04-21T06:49:35Z VLSI Architecture of Leading Eigenvector Generation for On-chip Principal Component Analysis Spike Sorting System Chen, Tung-Chien; Liu, Wentai; Chen, Liang-Gee
淡江大學 2005 VLSI architecture of low memory and high speed 2D lifting-based discrete wavelet transform for JPEG2000 applications Chiang, Jen-Shiun; Hsia, Chih-Hsien; Chen, Hsin-Jung; Lo, Te-Jung
義守大學 2003-10 VLSI architecture of modified Euclidean algorithm for Reed-Solomon code Y.W. Chang;T.K. Truong;J.H. Jeng
國立成功大學 2020 VLSI architecture of polynomial multiplication for BGV fully homomorphic encryption Hsu, Hsu H.-J.;Shieh, M.-D.
國立成功大學 2022 VLSI Architecture of S-Box With High Area Efficiency Based on Composite Field Arithmetic Teng;You-Tun;Chin;Wen-Long;Chang;Deng-Kai;Chen;Pei-Yin;Chen;Pin-Wei
中華大學 2006 VLSI Architectures for 2-D Forward and Inverse Discrete Wavelet Transform Using 4-tap Daubechies Filters 宋志雲; Sung, Tze-Yun
中華大學 2006 VLSI Architectures for 2-D Forward and Inverse Discrete Wavelet Transform Using 4-tap Daubechies Filters 謝曜式; Shieh, Yaw-Shih
中原大學 2001-10-11 VLSI CAD中一些最佳化問題之研究 林佑政; Yu-Chung Lin
中原大學 1989 VLSI CAD數位語音系統之設計 王如生; WANG, RU-SHENG
國立交通大學 2014-12-08T15:03:00Z VLSI cell placement on arbitrarily-shaped rectilinear regions using neural networks with calibration nodes Chang, RI; Hsiao, PY
臺大學術典藏 2018-09-10T05:24:37Z VLSI cell placement on arbitrarily-shaped rectilinear regions using neural networks with calibration nodes RAY-I CHANG;HSIAO, PY;CHANG, RI; CHANG, RI; HSIAO, PY; RAY-I CHANG
國立交通大學 2014-12-08T15:01:53Z VLSI cell placement on arbitrarily-shaped rectilinear regions using neural networks with calibration nodes - Comments Huang, KY
國立中山大學 2001-09 VLSI circuit design of 16-Mbps IrDA VFIR transceivers C.C. Wang;C.W. Chen;Y.L. Huang
國立交通大學 2014-12-08T15:01:29Z VLSI circuit placement with rectilinear modules using three-layer force-directed self-organizing maps Chang, RI; Hsiao, PY
國立交通大學 2019-04-02T05:59:32Z VLSI circuit placement with rectilinear modules using three-layer force-directed self-organizing maps Chang, RI; Hsiao, PY
臺大學術典藏 2018-09-10T06:32:26Z VLSI circuit placement with rectilinear modules using three-layer force-directed self-organizing maps RAY-I CHANG;HSIAO, PY;CHANG, RI; CHANG, RI; HSIAO, PY; RAY-I CHANG
臺大學術典藏 2018-09-10T08:34:15Z VLSI design and implementation of density-based spike classification for neuroprosthetic applications Cheng, L.-F.;Chen, T.-C.;Chen, L.-G.; Cheng, L.-F.; Chen, T.-C.; Chen, L.-G.; LIANG-GEE CHEN
國立聯合大學 2004 VLSI Design and Implementation of The Re-configurable 2-D Von Neumann Cellular Automata Bases Generator for The Image Processing Applications 陳榮堅, 賴瑞麟
國立交通大學 2014-12-08T15:46:11Z VLSI design for high-speed LZ-based data compression Chen, JM; Wei, CH
國立中山大學 1998-06 VLSI design of A 1.0 GHz 0.6-µm 8-Bit CLA using PLA-styled all-N-transistor Logic C.C. Wang;K.C. Tsai
國立交通大學 2014-12-08T15:27:27Z VLSI design of a priority arbitrator for shared buffer ATM switches Lin, YS; Yang, SC; Fang, SJ; Shung, CB
臺大學術典藏 2018-09-10T04:13:19Z VLSI design of a reconfigurable multi-mode Reed-Solomon codec for high-speed communication systems Hsu, H.-Y.; Wu, A.-Y.; AN-YEU(ANDY) WU
國立臺灣大學 2002-08 VLSI design of a reconfigurable multi-mode Reed-Solomon codec for high-speed communication systems Hsu, Huai-Yi; Wu, An-Yeu
臺大學術典藏 2003 VLSI Design of a Variable-Length FFT/IFFT Processor for OFDM-based Communication Systems Kuo, Jen-Chih; Wen, Ching-Hua; Lin, Chih-Hsiu; Wu, An-Yeu; Kuo, Jen-Chih; Wen, Ching-Hua; Lin, Chih-Hsiu; Wu, An-Yeu
國立臺灣大學 2003 VLSI Design of a Variable-Length FFT/IFFT Processor for OFDM-based Communication Systems Kuo, Jen-Chih; Wen, Ching-Hua; Lin, Chih-Hsiu; Wu, An-Yeu
臺大學術典藏 2019-10-24T07:57:17Z VLSI Design of a Variable-Length FFT/IFFT Processor for OFDM-based Communication Systems 吳安宇;AN-YEU(ANDY) WU;An-Yeu Wu;Chih-Hsiu Lin;Ching-Hua Wen;Jen-Chih Kuo; Jen-Chih Kuo; Ching-Hua Wen; Chih-Hsiu Lin; An-Yeu Wu; AN-YEU(ANDY) WU; 吳安宇
國立臺灣師範大學 2019-09-03T10:49:33Z VLSI Design of Advanced Encryption Standard 葉幸彰; Hsing-Chang Yeh
國立中山大學 2000-08 VLSI Design of an Efficient Embedded Zerotree Wavelet Coder with Function of Digital Watermarking Shen-Fu Hsiao;Yor-Chin Tai;Kai-Hsiang Chang
國立中山大學 2000-06 VLSI Design of an Efficient Embedded Zerotree Wavelet Coder with Function of Digital Watermarking Shen-Fu Hsiao; Yor-Chin Tai; Kai-Hsiang Chang
國立成功大學 2019-01 VLSI Design of an Efficient Flicker-Free Video Defogging Method for Real-Time Applications Shiau;Yeu-Horng;Kuo;Yao-Tsung;Chen;Pei-Yin;Hsu;Feng-Yuan
東方設計學院 2011-02 VLSI Design of an SVM Learning Core on Sequential Minimal Optimization Algorithm Kuan,; Ta-Wen; Wang, Jhing-Fa; Wang, Jia-Ching; Lin, Po-Chuan; Gu, Gaung-Hui; 林博川; (東方設計學院電子與資訊系)
國立成功大學 2012-04 VLSI Design of an SVM Learning Core on Sequential Minimal Optimization Algorithm Kuan, Ta-Wen; Wang, Jhing-Fa; Wang, Jia-Ching; Lin, Po-Chuan; Gu, Gaung-Hui
國立臺灣大學 1995-05 VLSI design of clustering analyser using systolic arrays Lai, M.F.; Nakano, M.; Wu, Y.P.; Hsieh, C.H.
臺大學術典藏 2004-05 VLSI design of dual-mode Viterbi/turbo decoder for 3GPP Huang, Kai; Li, Fan-Min; Shen, Pei-Ling; Wu, An-Yeu; Huang, Kai; Li, Fan-Min; Shen, Pei-Ling; Wu, An-Yeu
國立臺灣大學 2004-05 VLSI design of dual-mode Viterbi/turbo decoder for 3GPP Huang, Kai; Li, Fan-Min; Shen, Pei-Ling; Wu, An-Yeu
元智大學 Feb-15 VLSI Design of FM0/Manchester Encoder with Reuse-Oriented Boolean Simplification Technique for DSRC Applications Yu-Hsuan Lee; Cheng-Wei Pan
義守大學 2001-11 VLSI Design of Inverse-Free Berlekamp-Massey Algorithm for Reed-Solomon Code Truong, T.K. ; Chang, Y.W. ; Jeng, J.H.
元智大學 Jan-16 VLSI Design of Lossless Frame Recompression Using Multi-Orientation Prediction Yu-Hsuan Lee; Yi-Lun You; Yi-Guo Chen
元智大學 2023-08-01 VLSI design of new sorting method implements to the ORBGRAND Szu-Hao Huang; Cheng-Hung Lin
國立成功大學 2023 VLSI Design of Number Theoretic Transform for BGV Fully Homomorphic Encryption Chen, K.-Y.;Shieh, M.-D.
臺大學術典藏 2007 VLSI DESIGN OF WAVELET TRANSFORM, ANALYSIS, ARCHITECTURE, AND DESIGN EXAMPLES Chen, Liang-Gee; Huang, Chao-Tsung; Chen, Ching-Yeh; Cheng, Chih-Chi; Chen, Liang-Gee; Huang, Chao-Tsung; Chen, Ching-Yeh; Cheng, Chih-Chi
國立臺灣大學 2007 VLSI DESIGN OF WAVELET TRANSFORM, ANALYSIS, ARCHITECTURE, AND DESIGN EXAMPLES Chen, Liang-Gee; Huang, Chao-Tsung; Chen, Ching-Yeh; Cheng, Chih-Chi

顯示項目 915386-915435 / 2346288 (共46926頁)
<< < 18303 18304 18305 18306 18307 18308 18309 18310 18311 18312 > >>
每頁顯示[10|25|50]項目