English  |  正體中文  |  简体中文  |  Total items :2853504  
Visitors :  45191634    Online Users :  712
Project Commissioned by the Ministry of Education
Project Executed by National Taiwan University Library
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
About TAIR

Browse By

News

Copyright

Related Links

Jump to: [ Chinese Items ] [ 0-9 ] [ A B C D E F G H I J K L M N O P Q R S T U V W X Y Z ]
or enter the first few letters:   

Showing items 915351-915375 of 2346260  (93851 Page(s) Totally)
<< < 36610 36611 36612 36613 36614 36615 36616 36617 36618 36619 > >>
View [10|25|50] records per page

Institution Date Title Author
臺大學術典藏 2018-09-10T14:57:57Z VLSI architecture design of guided filter for 30 frames/s full-HD Video Kao, C.-C.;Lai, J.-H.;Chien, S.-Y.; Kao, C.-C.; Lai, J.-H.; Chien, S.-Y.; SHAO-YI CHIEN
臺大學術典藏 2020-06-16T06:38:08Z VLSI architecture design of layer-based bilateral and median filtering for 4k2k videos at 30fps Tai, M.-Y.;Tu, W.-C.;Chien, S.-Y.; Tai, M.-Y.; Tu, W.-C.; Chien, S.-Y.; SHAO-YI CHIEN
義守大學 2003-10 VLSI architecture design of modified Euclidean algorithm for Reed-Solomon code Y.W. Chang;J.H. Jeng;T.K. Truong
國立交通大學 2014-12-08T15:25:57Z VLSI architecture design of motion estimator and in-loop filter for MPEG-4 AVC/H.264 encoders Wang, YY; Peng, YT; Tsai, CJ
臺大學術典藏 2018-09-10T04:07:51Z VLSI architecture design of MPEG-4 shape coding Chang, H.-C.; Chang, Y.-C.; Wang, Y.-C.; Chao, W.-M.; Chen, L.-G.; LIANG-GEE CHEN
國立臺灣大學 2002 VLSI architecture design of MPEG-4 shape coding Chang, Hao-Chieh; Chang, Yung-Chi; Wang, Yi-Chu; Chao, Wei-Ming; Chen, Liang-Gee
臺大學術典藏 2018-09-10T07:26:43Z VLSI architecture design of VLC encoder for high data rate video/image coding Chang, Hao-Chieh; Chen, Liang-Gee; Chang, Yung-Chi; Huang, Sheng-Chieh; LIANG-GEE CHEN
臺大學術典藏 2003-08 VLSI architecture for discrete wavelet transform based on B-spline factorization Huang, Chao-Tsung; Tseng, Po-Chih; Chen, Liang-Gee; Huang, Chao-Tsung; Tseng, Po-Chih; Chen, Liang-Gee
國立臺灣大學 2003-08 VLSI architecture for discrete wavelet transform based on B-spline factorization Huang, Chao-Tsung; Tseng, Po-Chih; Chen, Liang-Gee
臺大學術典藏 2018-09-10T04:27:42Z VLSI architecture for discrete wavelet transform based on B-spline factorization Huang, C.-T.; Tseng, P.-C.; Chen, L.-G.; LIANG-GEE CHEN
臺大學術典藏 2018-09-10T05:15:44Z VLSI architecture for fifting-based shape-adaptive discrete wavelet transform with odd-symmetric filters Huang, C.-T.; Tseng, P.-C.; Chen, L.-G.; LIANG-GEE CHEN
國立臺灣大學 2005 VLSI Architecture for Forward Discrete Wavelet Transform Based on B-spline Factorization Huang, Chao-Tsung; Tseng, Po-Chih; Chen, Liang-Gee
臺大學術典藏 2018-09-10T05:15:44Z VLSI architecture for forward discrete wavelet transform based on B-spline factorization Huang, C.-T.; Tseng, P.-C.; Chen, L.-G.; LIANG-GEE CHEN
國立臺灣大學 2005 VLSI Architecture for Lifting-based Shape-Adaptive Discrete Wavelet Transform with Odd-symmetric Filters Huang, Chao-Tsung; Tseng, Po-Chih; Chen, Liang-Gee
國立成功大學 2018 VLSI Architecture for Novel Hopping Discrete Fourier Transform Computation Juang, W.-H.;Lai, S.-C.;Luo, C.-H.;Lee, S.-Y.
臺大學術典藏 2018-09-10T05:15:50Z VLSI architecture for radix-2k Viterbi decoding with transpose algorithm Lee, Wen-Ta;Chen, Thou-Ho;Chen, Liang-Gee; Lee, Wen-Ta; Chen, Thou-Ho; Chen, Liang-Gee; LIANG-GEE CHEN
國立交通大學 2014-12-08T15:27:25Z VLSI Architecture for Real-Time HD1080p View Synthesis Engine Horng, Ying-Rung; Tseng, Yu-Cheng; Chang, Tian-Sheuan
國立交通大學 2014-12-08T15:05:45Z VLSI architecture for the low-computation cycle and power-efficient recursive DFT/IDFT design Van, Lan-Da; Lin, Chin-Teng; Yu, Yuan-Chu
義守大學 2009-07 VLSI Architecture of Euclideanized BM Algorithm for Reed-Solomon Code Huang-Chi Chen;Yu-Wen Chang;Rey-Chue Hwang
國立交通大學 2017-04-21T06:49:35Z VLSI Architecture of Leading Eigenvector Generation for On-chip Principal Component Analysis Spike Sorting System Chen, Tung-Chien; Liu, Wentai; Chen, Liang-Gee
淡江大學 2005 VLSI architecture of low memory and high speed 2D lifting-based discrete wavelet transform for JPEG2000 applications Chiang, Jen-Shiun; Hsia, Chih-Hsien; Chen, Hsin-Jung; Lo, Te-Jung
義守大學 2003-10 VLSI architecture of modified Euclidean algorithm for Reed-Solomon code Y.W. Chang;T.K. Truong;J.H. Jeng
國立成功大學 2020 VLSI architecture of polynomial multiplication for BGV fully homomorphic encryption Hsu, Hsu H.-J.;Shieh, M.-D.
國立成功大學 2022 VLSI Architecture of S-Box With High Area Efficiency Based on Composite Field Arithmetic Teng;You-Tun;Chin;Wen-Long;Chang;Deng-Kai;Chen;Pei-Yin;Chen;Pin-Wei
中華大學 2006 VLSI Architectures for 2-D Forward and Inverse Discrete Wavelet Transform Using 4-tap Daubechies Filters 宋志雲; Sung, Tze-Yun

Showing items 915351-915375 of 2346260  (93851 Page(s) Totally)
<< < 36610 36611 36612 36613 36614 36615 36616 36617 36618 36619 > >>
View [10|25|50] records per page