|
English
|
正體中文
|
简体中文
|
总笔数 :2853524
|
|
造访人次 :
45220113
在线人数 :
949
教育部委托研究计画 计画执行:国立台湾大学图书馆
|
|
|
显示项目 915411-915420 / 2346275 (共234628页) << < 91537 91538 91539 91540 91541 91542 91543 91544 91545 91546 > >> 每页显示[10|25|50]项目
| 國立臺灣師範大學 |
2019-09-03T10:49:33Z |
VLSI Design of Advanced Encryption Standard
|
葉幸彰; Hsing-Chang Yeh |
| 國立中山大學 |
2000-08 |
VLSI Design of an Efficient Embedded Zerotree Wavelet Coder with Function of Digital Watermarking
|
Shen-Fu Hsiao;Yor-Chin Tai;Kai-Hsiang Chang |
| 國立中山大學 |
2000-06 |
VLSI Design of an Efficient Embedded Zerotree Wavelet Coder with Function of Digital Watermarking
|
Shen-Fu Hsiao; Yor-Chin Tai; Kai-Hsiang Chang |
| 國立成功大學 |
2019-01 |
VLSI Design of an Efficient Flicker-Free Video Defogging Method for Real-Time Applications
|
Shiau;Yeu-Horng;Kuo;Yao-Tsung;Chen;Pei-Yin;Hsu;Feng-Yuan |
| 東方設計學院 |
2011-02 |
VLSI Design of an SVM Learning Core on Sequential Minimal Optimization Algorithm
|
Kuan,; Ta-Wen; Wang, Jhing-Fa; Wang, Jia-Ching; Lin, Po-Chuan; Gu, Gaung-Hui; 林博川; (東方設計學院電子與資訊系) |
| 國立成功大學 |
2012-04 |
VLSI Design of an SVM Learning Core on Sequential Minimal Optimization Algorithm
|
Kuan, Ta-Wen; Wang, Jhing-Fa; Wang, Jia-Ching; Lin, Po-Chuan; Gu, Gaung-Hui |
| 國立臺灣大學 |
1995-05 |
VLSI design of clustering analyser using systolic arrays
|
Lai, M.F.; Nakano, M.; Wu, Y.P.; Hsieh, C.H. |
| 臺大學術典藏 |
2004-05 |
VLSI design of dual-mode Viterbi/turbo decoder for 3GPP
|
Huang, Kai; Li, Fan-Min; Shen, Pei-Ling; Wu, An-Yeu; Huang, Kai; Li, Fan-Min; Shen, Pei-Ling; Wu, An-Yeu |
| 國立臺灣大學 |
2004-05 |
VLSI design of dual-mode Viterbi/turbo decoder for 3GPP
|
Huang, Kai; Li, Fan-Min; Shen, Pei-Ling; Wu, An-Yeu |
| 元智大學 |
Feb-15 |
VLSI Design of FM0/Manchester Encoder with Reuse-Oriented Boolean Simplification Technique for DSRC Applications
|
Yu-Hsuan Lee; Cheng-Wei Pan |
显示项目 915411-915420 / 2346275 (共234628页) << < 91537 91538 91539 91540 91541 91542 91543 91544 91545 91546 > >> 每页显示[10|25|50]项目
|