English  |  正體中文  |  简体中文  |  0  
???header.visitor??? :  52561555    ???header.onlineuser??? :  860
???header.sponsordeclaration???
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
???ui.leftmenu.abouttair???

???ui.leftmenu.bartitle???

???index.news???

???ui.leftmenu.copyrighttitle???

???ui.leftmenu.link???

???jsp.browse.items-by-title.jump??? [ ???jsp.browse.general.jump2chinese??? ] [ ???jsp.browse.general.jump2numbers??? ] [ A B C D E F G H I J K L M N O P Q R S T U V W X Y Z ]
???jsp.browse.items-by-title.enter???   

Showing items 544716-544740 of 2348609  (93945 Page(s) Totally)
<< < 21784 21785 21786 21787 21788 21789 21790 21791 21792 21793 > >>
View [10|25|50] records per page

Institution Date Title Author
國立臺灣科技大學 2019 Layout and Context Understanding for Image Synthesis with Scene Graphs Talavera, Arces A.
國立臺灣科技大學 2019 Layout and Context Understanding for Image Synthesis with Scene Graphs Talavera, A.;Tan, D.S.;Azcarraga, Azcarraga A.;Hua, K.-L.
國立臺灣大學 1994-03 Layout Compaction Based on Alternating Routing 陳少傑; Chen, Sao-Jie
南台科技大學 1993-05 Layout compaction with minimized delay bound on timing critical paths Lih-Yang Wang; Yen-Tai Lai; Bin-Da Liu; Tin-Chung Chang;王立洋; 劉濱達
國立交通大學 2014-12-08T15:35:55Z Layout Consideration and Circuit Solution to Prevent EOS Failure Induced by Latchup Test in a High-Voltage Integrated Circuits Tsai, Hui-Wen; Ker, Ming-Dou
國立臺灣科技大學 2015 Layout decomposition for Spacer-is-Metal (SIM) self-aligned double patterning Fang, S.-Y.;Tai, Y.-S.;Chang, Y.-W.
臺大學術典藏 2018-09-10T15:23:14Z Layout decomposition for Spacer-is-Metal (SIM) self-aligned double patterning Fang, S.-Y.;Tai, Y.-S.;Chang, Y.-W.; Fang, S.-Y.; Tai, Y.-S.; Chang, Y.-W.; YAO-WEN CHANG
國立交通大學 2014-12-08T15:06:31Z Layout dependence on threshold voltage instability of hydrogenated amorphous silicon thin film transistors Tseng, Huai-Yuan; Chiang, Ko-Yu; Lu, Hau-Yan; Kung, Chen-Pang; Chang, Ting-Chang
國立中山大學 2007 Layout dependence on threshold voltage instability of hydrogenated amorphous silicon thin film transistors H.Y. Tseng;K.Y. Chiang;H.Y. Lu;C.P. Kung;T.C. Chang
國立成功大學 2007-07-16 Layout design for flexible manufacturing systems considering single-loop directional flow patterns Yang, Taho; Peters, Brett A.; Tu, Mingan
國立交通大學 2014-12-08T15:26:21Z Layout design of high-quality SOI varactor Chen, HY; Chen, KM; Huang, GW; Huang, CH; Yang, TH; Chang, CY
國立交通大學 2014-12-08T15:26:43Z Layout design on multi-finger MOSFET for on-chip ESD protection circuits in a 0.18-mu m salicided CMOS process Ker, MD; Chuang, CH; Lo, WY
國立交通大學 2014-12-08T15:43:05Z Layout design to minimize voltage-dependent variation on input capacitance of an analog ESD protection circuit Ker, MD; Chen, TY
國立臺灣科技大學 2003 Layout Improvement for the Facility Design of Semiconductor Fabrication Chen, J. C. ; Peng, G. M. ; Sun, C. J. ; Wang, J. J. ; Chang, P. F. ; Dai, R. D.
中原大學 2003-03 Layout Improvement for the Facility Design of Semiconductor Fabrication J. C. Chen;G. M. Peng;C. J. Sun;J. J. Wang;P. F. Chang;R. D. Dai;
國立臺灣科技大學 2004 Layout Improvement for Wafer Fabrication Plants Chen, J. C. ; Yang, R. T. ; Peng, K. M. ; Wang, C. C.
中原大學 2004-03 Layout Improvement for Wafer Fabrication Plants J. C. Chen;R. T. Yang;K. M. Peng;C. C. Wang;
臺大學術典藏 2022-09-21T23:30:15Z Layout of 1.50-inch, 3207-ppi oled display with oslsi/silsi structure capable of division driving fabricated through vlsi process with side-by-side patterning by photolithography Saito, Toshihiko; Mizuguchi, Toshiki; Okamoto, Yuki; Ito, Minato; Toyotaka, Kouhei; Kozuma, Munehiro; Matsuzaki, Takanori; Kobayashi, Hidetomo; Onuki, Tatsuya; Hiura, Yoshikazu; Hodo, Ryota; Sasagawa, Shinya; Kunitake, Hitoshi; Nakamura, Daiki; Sato, Hitomi; Kimura, Hajime; Wu, Chih Chiang; Yoshida, Hiroshi; Chen, Min Cheng; MING-HAN LIAO; Chang, Shou Zen; Yamazaki, Shunpei
國立交通大學 2017-04-21T06:49:53Z Layout Optimization on ESD Diodes for Giga-Hz RF and High-Speed I/O Circuits Yeh, Chih-Ting; Liang, Yung-Chih; Ker, Ming-Dou
國立交通大學 2014-12-08T15:25:51Z Layout optimization on low-voltage-triggered PNP devices for ESD protection in mixed-voltage I/O interfaces Chang, WJ; Ker, MD
中原大學 1998-11-10 Layout structure for improving resistance uniformity of a polysilicon resistor Shen-Wen Cheng;Chun-Lin Cheng
國立交通大學 2014-12-08T15:21:45Z Layout Styles to Improve CDM ESD Robustness of Integrated Circuits in 65-nm CMOS Process Ker, Ming-Dou; Lin, Chun-Yu; Chang, Tang-Long
國立臺灣大學 1985-09 Layout System Vol. 1:Computer-Aided VLSI Routing Design Chen, S. J.; 龐台銘; 于惠中; 馮武雄; Chen, S. J.; 龐台銘; 于惠中; Feng, Wu-Shiung
國立臺灣大學 1985 Layout System Vol. 2:Symbolic Layout and Circuit Compaction for CMOS IC Design Chen, S. J.; 龐台銘; 于惠中; 馮武雄; Chen, S. J.; 龐台銘; 于惠中; Feng, Wu-Shiung
國立臺灣大學 1985-09 Layout System Vol. 3:Design and Implementation of a Design Rule Checking System for VLSI Design Chen, S. J.; 龐台銘; 于惠中; 馮武雄; Chen, S. J.; 龐台銘; 于惠中; Feng, Wu-Shiung

Showing items 544716-544740 of 2348609  (93945 Page(s) Totally)
<< < 21784 21785 21786 21787 21788 21789 21790 21791 21792 21793 > >>
View [10|25|50] records per page