English  |  正體中文  |  简体中文  |  Total items :0  
Visitors :  52173812    Online Users :  676
Project Commissioned by the Ministry of Education
Project Executed by National Taiwan University Library
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
About TAIR

Browse By

News

Copyright

Related Links

Jump to: [ Chinese Items ] [ 0-9 ] [ A B C D E F G H I J K L M N O P Q R S T U V W X Y Z ]
or enter the first few letters:   

Showing items 92226-92275 of 2348487  (46970 Page(s) Totally)
<< < 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 > >>
View [10|25|50] records per page

Institution Date Title Author
國立臺灣師範大學 2014-10-30T09:28:43Z A 55-64 GHz fully-integrated sub-harmonic wideband transceiver in 130nm CMOS process Jeng-Han Tsai
國立交通大學 2014-12-08T15:27:46Z A 550MHz 9.3mW CMOS frequency divider WU, JC; CHANG, HH
臺大學術典藏 2018-09-10T09:21:47Z A 57-64 GHz low-phase-variation variable-gain amplifier Hsieh, C.-Y.; Kao, J.-C.; Kuo, J.-J.; Lin, K.-Y.; KUN-YOU LIN
臺大學術典藏 2018-09-10T09:25:25Z A 57-66 GHz 12.9-dBm miniature power amplifier with 23.4% PAE in 65-nm CMOS Wei-Heng Lin;Tain-Wei Huang;James Wang;Huei Wang; Wei-Heng Lin; Tain-Wei Huang; James Wang; Huei Wang; TIAN-WEI HUANG
臺大學術典藏 2018-09-10T08:13:59Z A 57-66 GHz medium power amplifier in 65-nm CMOS technology Hsieh, C.-Y.;Kuo, J.-J.;Tsai, Z.-M.;Lin, K.-Y.; Hsieh, C.-Y.; Kuo, J.-J.; Tsai, Z.-M.; Lin, K.-Y.; KUN-YOU LIN
臺大學術典藏 2020-06-11T06:31:39Z A 57-66 GHz power amplifier with a linearization technique in 65-nm CMOS process Yeh, J.-F.;Cheng, J.-H.;Tsai, J.-H.;Huang, T.-W.; Yeh, J.-F.; Cheng, J.-H.; Tsai, J.-H.; Huang, T.-W.; TIAN-WEI HUANG
國立暨南國際大學 2009 A 57-GHz CMOS VCO WITH 185.3% TUNING-RANGE ENHANCEMENT USING TUNABLE LC SOURCE-DEGENERATION? 陳志成?; Chen, CC
國立暨南國際大學 2009 A 57-GHz CMOS VCO WITH 185.3% TUNING-RANGE ENHANCEMENT USING TUNABLE LC SOURCE-DEGENERATION? 林佑昇?; Lin, YS
國立暨南國際大學 2009 A 57-GHz CMOS VCO WITH 185.3% TUNING-RANGE ENHANCEMENT USING TUNABLE LC SOURCE-DEGENERATION? 鄒權煒?; Tsou, CW
臺大學術典藏 2020-06-11T06:31:39Z A 57-to-64 GHz ultra-compact 0.027 mm2 reflection type phase shifter with low insertion loss Li, W.-T.;Wu, M.-H.;Cheng, J.-H.;Huang, T.-W.; Li, W.-T.; Wu, M.-H.; Cheng, J.-H.; Huang, T.-W.; TIAN-WEI HUANG
臺大學術典藏 2022-03-04T06:16:15Z A 57-Year-Old Woman With Fever, Urinary Frequency, and Shock Ko, Ying Chih; MIN-SHAN TSAI; Ong, Hooi Nee; CHIEN-HUA HUANG; Wu, Shi Ni; WEI-TIEN CHANG; WEI-TING CHEN
臺大學術典藏 2022-03-04T08:04:03Z A 57-Year-Old Woman With Fever, Urinary Frequency, and Shock Ko, Ying Chih; MIN-SHAN TSAI; Ong, Hooi Nee; CHIEN-HUA HUANG; Wu, Shi Ni; WEI-TIEN CHANG; WEI-TING CHEN
臺大學術典藏 2022-03-08T08:40:43Z A 57-Year-Old Woman With Fever, Urinary Frequency, and Shock Ko, Ying Chih; MIN-SHAN TSAI; Ong, Hooi Nee; CHIEN-HUA HUANG; Wu, Shi Ni; WEI-TIEN CHANG; WEI-TING CHEN
臺大學術典藏 2022-03-14T23:45:14Z A 57-Year-Old Woman With Fever, Urinary Frequency, and Shock Ko, Ying Chih; MIN-SHAN TSAI; Ong, Hooi Nee; CHIEN-HUA HUANG; Wu, Shi Ni; WEI-TIEN CHANG; WEI-TING CHEN
臺大學術典藏 2018-09-10T07:08:37Z A 57.1-59GHz CMOS fractional-N frequency synthesizer using quantization noise shifting technique Chao-Ching Hung;Chihun Lee;Lan-Chou Cho;Shen-Iuan Liu; Chao-Ching Hung; Chihun Lee; Lan-Chou Cho; Shen-Iuan Liu; SHEN-IUAN LIU
國立暨南國際大學 2009 A 58-GHz WIDE-LOCKING RANGE CMOS DIRECT INJECTION-LOCKED FREQUENCY DIVIDER USING INPUT-POWER-MATCHING TECHNIQUE 陳世璋?; Chen, CZ
國立暨南國際大學 2009 A 58-GHz WIDE-LOCKING RANGE CMOS DIRECT INJECTION-LOCKED FREQUENCY DIVIDER USING INPUT-POWER-MATCHING TECHNIQUE 徐偉倫?; Hsu, WL
國立暨南國際大學 2009 A 58-GHz WIDE-LOCKING RANGE CMOS DIRECT INJECTION-LOCKED FREQUENCY DIVIDER USING INPUT-POWER-MATCHING TECHNIQUE 林佑昇?; Lin, YS
臺大學術典藏 2020-04-07T13:17:44Z A 59-year-old male with right lateral knee pain TYNG-GUEY WANG; Wei K.-C.
臺大學術典藏 2020-04-08T02:10:18Z A 59-year-old male with right lateral knee pain Wei K.-C.; TYNG-GUEY WANG; Wei K.-C.;Tyng-Guey Wang
臺大學術典藏 2020-04-08T02:10:17Z A 59-year-old male with right lateral knee pain Wei K.-C.; Wei K.-C.;Tyng-Guey Wang; TYNG-GUEY WANG
臺大學術典藏 2021-09-29T07:21:12Z A 59-Year-Old Male with Right Lateral Knee Pain KUO-CHANG WEI; TYNG-GUEY WANG
臺大學術典藏 2021-09-29T07:26:08Z A 59-Year-Old Male with Right Lateral Knee Pain KUO-CHANG WEI; Wang, Tyng-Guey
臺大學術典藏 2022-08-05T08:59:05Z A 59-year-old male with right lateral knee pain Wei K.-C.; TYNG-GUEY WANG
臺大學術典藏 2018-09-10T08:08:01Z A 59.5mW scalable/multi-view video decoder chip for quad/3D full HDTV and video streaming applications Chuang, T.-D.;Tsung, P.-K.;Lin, P.-C.;Chang, L.-M.;Ma, T.-C.;Chen, Y.-H.;Chen, L.-G.; Chuang, T.-D.; Tsung, P.-K.; Lin, P.-C.; Chang, L.-M.; Ma, T.-C.; Chen, Y.-H.; Chen, L.-G.; LIANG-GEE CHEN
臺大學術典藏 2019-12-20T01:18:33Z A 5d/3d duality from relativistic integrable system Chen, H.-Y.; Hollowood, T.J.; Zhao, P.; Chen, H.-Y.; Hollowood, T.J.; Zhao, P.; HENG-YU CHEN
國立臺北護理健康大學 2021-05 A 5G Spectrum Demanding Estimation Framework Considering Coalition Formation of Taiwan Telecommunication Operator Tsai, Wang-You; Chou, Tzu-Chuan; Chen, Yen-Hung; Jan, Pi-Tzong
國立交通大學 2017-04-21T06:49:54Z A 5Gb/s Pulse Signaling Interface for Low Power On-Chip Data Communication Lin, Hung-Wen; Ho, Ying-Chieh; Fa, YingLin; Su, ChauChin
臺大學術典藏 2018-09-10T05:27:04Z A 5Gbps CMOS automatic gain control amplifier for 10GBase-LX I-Hsin Wang; Wei-Sheng Chen; Shen-Iuan Liu; SHEN-IUAN LIU
國立交通大學 2014-12-12T02:30:38Z A 5GHz CMOS Power Amplifier for IEEE 802.11a Wireless LAN 王自強; Dz-Chung Wang; 溫懷岸; 羅正忠; Kuei-Ann Wen; Jen-Chung Lou
國立臺灣大學 2004 A 5GHz LNA with new compact gain controllable active balun for ISM band applications Rajashekharaiah, Mallesh; Upadhyaya, Parag; Heo, Deukhyoun; Chen, Yi-Jan Emery
國立臺灣科技大學 2007 A 5GHz low phase noise hartley quadrature CMOS VCO Jang S.-L.; Chen H.-M.; Han J.-C.; Lee C.-F.; Jhuang Y.-D.
臺大學術典藏 2018-09-10T07:43:10Z A 5GHz Phase-Locked Loop Using Dynamic Phase-Error Compensation Technique for Fast Settling in 0.18-μm CMOS W.-H. Chiu;Y.-H. Huang;T.-H. Lin; W.-H. Chiu; Y.-H. Huang; T.-H. Lin; TSUNG-HSIEN LIN
臺大學術典藏 2018-09-10T05:50:33Z A 5mW MPEG4 SP encoder with 2D bandwidth-sharing motion estimation for mobile applications Lin, C.-P.; Tseng, P.-C.; Chiu, Y.-T.; Lin, S.-S.; Cheng, C.-C.; Fang, H.-C.; Chao, W.-M.; Chen, L.-G.; LIANG-GEE CHEN
亞洲大學 2010-11 A 5V/200V SOI Device with a Vertically Linear Graded Drift Region 楊紹明;Yang, Shao-Ming;許健;Sheu, Gene;蔡宗叡;Tsai, Jung-Ruey
國立臺灣大學 2007 A 5–6 GHz 1-V CMOS Direct-Conversion Receiver With an Integrated Quadrature Coupler Chen, Hsiao-Chin; Wang, Tao; Lu, Shey-Shi
國立臺灣科技大學 2007 A 6 GHz low power differential VCO Jang, S.-L.;Lee, S.-H.;Chiu, C.-C.;Chuang, Y.-H.
臺大學術典藏 2002-05 A 6 MHz-130 MHz DLL with a fixed latency of one clock cycle delay Liu, Shen-Iuan; Chang, Hsiang-Hui; Lin, Jyh-Woei; Liu, Shen-Iuan; Chang, Hsiang-Hui; Lin, Jyh-Woei
國立臺灣大學 2002-05 A 6 MHz-130 MHz DLL with a fixed latency of one clock cycle delay Chang, Hsiang-Hui; Lin, Jyh-Woei; Liu, Shen-Iuan
國立交通大學 2014-12-08T15:25:24Z A 6 similar to 10-GHz ultra-WideBand tunable LNA Chen, YC; Kuo, CN
臺大學術典藏 2018-09-10T14:57:27Z A 6-Bit 1 GS/s pipeline ADC using incomplete settling with background sampling-point calibration Lai, C.-F.; Chen, H.-S.; HSIN-SHU CHEN; Tseng, C.-J.;Lai, C.-F.;Chen, H.-S.; Tseng, C.-J.
臺大學術典藏 2018-09-10T14:57:27Z A 6-bit 1-GS/s Two-Step SAR ADC in 40-nm CMOS Tai, H.-Y.;Tsai, C.-H.;Tsai, P.-Y.;Chen, H.-W.;Chen, H.-S.; Tai, H.-Y.; Tsai, C.-H.; Tsai, P.-Y.; Chen, H.-W.; Chen, H.-S.; HSIN-SHU CHEN
國立臺灣科技大學 2018 A 6-bit 1.3-GS/s ping-pong domino-SAR ADC in 55-nm CMOS Chung Y.-H.; Rih W.-S.; Chang C.-W.
國立臺灣科技大學 2018 A 6-bit 1.6-GS/s domino-SAR ADC in 55nm CMOS Chung, Y.-H.;Rih, W.-S.
臺大學術典藏 2004-08 A 6-bit 500-Ms/s digital self-calibrated pipelined analog-to-digital converter Chen, Yu-Hsun; Lee, Tai-Cheng; Chen, Yu-Hsun; Lee, Tai-Cheng
國立臺灣大學 2004-08 A 6-bit 500-Ms/s digital self-calibrated pipelined analog-to-digital converter Chen, Yu-Hsun; Lee, Tai-Cheng
國立臺灣大學 2007 A 6-bit 800-MS/s Pipelined A/D Converter With Open-Loop Amplifiers Shen, Ding-Lan; Lee, Tai-Cheng
國立成功大學 2012-11 A 6-bit Current-Steering DAC With Compound Current Cells for Both Communication and Rail-to-Rail Voltage-Source Applications Chen, Ren-Li; Chang, Soon-Jyh
臺大學術典藏 2018-09-10T07:09:32Z A 6-bit Pipelined Analog-to-Digital Converter with Current-Switching Open-Loop Residue Amplification Feng-Chiu Hsieh;Tai-Cheng; Feng-Chiu Hsieh; Tai-Cheng; TAI-CHENG LEE
國立中山大學 2005-08 A 6-bit SAR pipelined ADC using improved TIQ technology Yan-Huei Lee;Jyi-Tsong Lin

Showing items 92226-92275 of 2348487  (46970 Page(s) Totally)
<< < 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 > >>
View [10|25|50] records per page